SFF Committee 1 2 6 7 8 9 10 11 12 for 13 14 15 16 17 18 19 20 21 22 23 24 25 38 39 40 41 42 43 44 45 46 47 48 49 Ph: 952-200-8542 Luxtera Tom Palkert Carlsbad CA 92011 tpalkert at luxtera dot com endlcom at acm dot org SFF specifications are available at ftp://ftp.seagate.com/sff SFF Committee documentation may be purchased in hard copy or electronic form. # SFF-8436 Specification ## QSFP+ COPPER AND OPTICAL MODULES Rev 3.6 February 3 , 2011 Secretariat: SFF Committee Abstract: This specification defines the electrical (copper), the optical and the mechanical characteristics of the pluggable Quad SFP+ Module/direct attach cable plug and connector. This document provides a common specification for systems manufacturers, system integrators, and suppliers of drives. This is an internal working document of the SFF Committee, an industry ad hoc group. This specification is intended to supersede INF-8438 by adding support for 10Gbps data rates and updates to the mechanical specification This specification is made available for public review, and written comments are solicited from readers. Comments received by the members will be considered for inclusion in future revisions of this specification. Support: This specification is supported by the identified member companies of the SFF Committee. ## POINTS OF CONTACT: Technical Editor 2320 Camino Vida Roble I. Dal Allan Chairman SFF Committee 14426 Black Walnut Court Saratoga, CA 95070 Ph: 408-867-6630 industry specification. ## EXPRESSION OF SUPPORT BY MANUFACTURERS The following member companies of the SFF Committee voted in favor of this 4 5 1 2 3 6 tbd 7 8 9 The following member companies of the SFF Committee voted against this industry specification. 10 11 tbd 12 13 14 15 The following member companies of the SFF Committee chose to abstain on this industry specification. tbd 16 17 18 19 Change History: Changes from Revision 3.5 to 3.6: 20 21 22 23 25 26 29 35 37 38 41 46 Section 1.1: Added descriptions for clauses 4 thru 7 24 Section 3: - Table 1 and 2: Added X to 10GFC column to match the 10GBE column. - Changed 'The overall package dimension shall conform to the indicated dimensions and tolerances and the - mounting features..' to: The overall package dimension shall conform to the indicated dimensions and tolerances 27 28 - indicated in clause 5. The mounting features... - Changed from 'The electrical and optical specifications shall be compatible with....' to 'The electrical and - optical specifications may be compatible with .....' 30 - Section 3 page 10 line 19: Add: "For speeds above 6Gb/s the compliance board methodology of IEEE802.3ba, FC-31 - PI4 and SFF8431 should be used. Measurements taken with QSFP+ compliance boards should be corrected for 32 - any difference between the loss of these compliance boards and the loss of the compliance boards specified in the 33 - 34 standard.' 36 Section 4: - 4.1.1.2: changed 'post' to 'asserting "low"' - 4.1.1.5: Added the following text: 'The INTL pin is deasserted "High" when byte 2 bit 0 (Data Not Ready)is read - unless a flag is set (see 7.6.1.2).' 39 - 40 4.1.3.1: Changed 'Clause 6.6.5.2' to 'Clause 7.6.5.2' - 4.1.3.2: Changed "For operation above 6Gbps see the appropriate specification for required voltage swings. Note: - for 10G Ethernet reference SFF-8431. For 40G Ethernet operation reference 802.3ba." to "For operation above 6 42 - GBd see the appropriate specification, e.g. 802.3ba, FC-PI-4, FC-PI-5 or the InfiniBand specification. For 10G 43 - Ethernet, see SFF-8431." 44 - Deleted '(absolute value)' after '1600mv'. 45 - 4.2.1: Change "... filtering shown in Figure 4", to "... filtering equivalent to that shown in Figure 4". - 4.2.1: In Table 6, added a reference to Figure 5 in the Condiltion column for Sustained peak current at hot plug ... & 47 - Module Maximum Current Inrush .... 48 - 4.2.1: At line 9, add a sentence "It is recommended that the 22 uF capacitors each have an equivalent series 49 - resistance of 0.22 ohm." 50 - 3 Section 5: - 4 5.1: Updated the two bottom images to show the same keying structure as the two top images (modules). - 5 5.3: Enlarged the scale of Fig. 8 to make it easier to read the dimensions and notes. - 6 Figure 8: Added missing dimensions at the bottom of figure. - 7 5.3.1: Figure 10: Change pad width from '0.60 +/-0.03' to '0.55 -0, +0.08' - 8 Figure 10 detail 2: Change the tolerances from '0.08 $\pm$ 0.015' to '0.10 $\pm$ 0.05'. - 9 Figure 14: Deleted the MX1 product code - Figure 17A and 17B: Changed the dimension in section Y-Y from '.2mm' to '2.0 mm'. - 5.10: Updated IEC-xxx reference to IEC 61754-20. Updated TIA reference for dual LC to TIA/EIA-604-10A. 11 12 - 13 Section 7: - 7.1:Added the following text: 'This QSFP+ specification is based on the INF8438 specification however it is not - backward compatible. Address 128 Page00 is used to indicate the use of the QSFP+ memory map rather than the - 16 QSFP memory map.' - 7.2.1: Changed reference from 'clause 3.1.2' to 'clause 4.1.2'. - 7.4: Changed reference from 'clause 6.6' to 'clause 7.6'; changed reference from 'clause 3.1.1.1' to 'clause 4.1.1.1' - ; changed reference from 'clause 3.1.2' to 'clause 4.1.2'. - 20 7.6: Changed the last byte designation in page 00 from '126' to '128' - 7.6: Changed 'Page 03 is required if byte 2, bit 2 in the lower page is set high' to 'Page 03 is required if byte 2, bit 2 - in the lower page is low.' - 23 7.6.1: Consolidated 3 columns in tables 17-47: single column now reads: Passive copper, active copper and active - 24 optical. - 25 7.6.1.2: Added: 'These flags may be masked. (See 7.6.1.6) ' - 26 7.6.1.4: Changed reference from 'clause 6.6.1.3' to 'clause 7.6.1.3' - Table 24: Address 88: changed 'RX' to 'TX' - 28 7.6.2 Table 29: Added to byte 146 "Link length supported for 50/125 um fiber (OM4), units of 2 m) when Byte 147 - declares 850 nm VCSEL as defined in Table 37." - Table 38: Changed reserved bytes from '7-4 to '7-5'. Added 'Reserved for' in front of FDR for bit 3 and in front of - 31 EDR for bit 4 - Table 41: Address 220 changed from 'FEC BER' to 'reserved' - Table 43: Added references to table 44. - Table 45: For Address 226 239, in the Description column, changed the entry (2 Bytes) to (14 Bytes). - Table 46: address 208-223: Changed byte column from '8' to '16'. - 36 7.6.5.2: changed 'clause 3.1.3' to 'clause 4.1.3' 37 38 39 ### Foreword The development work on this specification was done by the SFF Committee, an industry group. The membership of the committee since its formation in August 1990 has included a mix of companies which are leaders across the industry. When 2 1/2" diameter disk drives were introduced, there was no commonality on external dimensions e.g. physical size, mounting locations, connector type, and connector location, between vendors. The first use of these disk drives was in specific applications such as laptop portable computers and system integrators worked individually with vendors to develop the packaging. The result was wide diversity, and incompatibility. The problems faced by integrators, device suppliers, and component suppliers led to the formation of the SFF Committee as an industry ad hoc group to address the marketing and engineering considerations of the emerging new technology. During the development of the form factor definitions, other activities were suggested because participants in the SFF Committee faced more problems than the physical form factors of disk drives. In November 1992, the charter was expanded to address any issues of general interest and concern to the storage industry. The SFF Committee became a forum for resolving industry issues that are either not addressed by the standards process or need an immediate solution. Those companies which have agreed to support a specification are identified in the first pages of each SFF Specification. Industry consensus is not an essential requirement to publish an SFF Specification because it is recognized that in an emerging product area, there is room for more than one approach. By making the documentation on competing proposals available, an integrator can examine the alternatives available and select the product that is felt to be most suitable. SFF Committee meetings are held during T10 weeks (see $\underline{www.t10.org}$ ), and Specific Subject Working Groups are held at the convenience of the participants. Material presented at SFF Committee meetings becomes public domain, and there are no restrictions on the open mailing of material presented at committee meetings. Most of the specifications developed by the SFF Committee have either been incorporated into standards or adopted as standards by EIA (Electronic Industries Association), ANSI (American National Standards Institute) and IEC (International Electrotechnical Commission). If you are interested in participating or wish to follow the activities of the SFF Committee, the signup for membership and/or documentation can be found at: ## www.sffcommittee.com/ie/join.html The complete list of SFF Specifications which have been completed or are currently being worked on by the SFF Committee can be found at: ### ftp://ftp.seagate.com/sff/SFF-8000.TXT If you wish to know more about the SFF Committee, the principles which guide the activities can be found at: ## ftp://ftp.seagate.com/sff/SFF-8032.TXT Suggestions for improvement of this specification will be welcome. They should be sent to the SFF Committee, 14426 Black Walnut Ct, Saratoga, CA 95070. SFF Committee - | 3 | | |---|--| | 4 | | | 5 | | 1 # QSFP+ Copper and Optical Modules | 5 | | |---|--| | 6 | | | 6 | | | |----|--------------------------------------------------------------------|----| | 7 | QSFP+ Copper And Optical Modules7 | | | 8 | 1. Scope | | | 9 | 1.1 Description of Clauses | 7 | | 10 | 2. References | | | 11 | 2.1 Industry Documents | | | 12 | 2.2 SFF Specifications | 7 | | 13 | 2.3 Sources | 8 | | 14 | 2.4 Conventions | 8 | | 15 | 3 Introduction9 | | | 16 | 4 Electrical Specification11 | | | 17 | 4.1 Electrical Connector | 11 | | 18 | 4.1.1 Low Speed Electrical Hardware Pins | 16 | | 19 | 4.1.2 Low Speed Electrical Specification | 17 | | 20 | 4.1.3 High Speed Electrical Specification | 18 | | 21 | 4.2 Power Requirements | 19 | | 22 | 4.2.1 Host Board Power Supply Filtering | 19 | | 23 | 4.3 ESD | 21 | | 24 | 5 Mechanical and Board Definition21 | | | 25 | 5.1 Introduction | 21 | | 26 | 5.2 QSFP+ Datums and Component Alignment | 23 | | 27 | 5.3 QSFP+ Module Mechanical Package Dimensions | 24 | | 28 | 5.4 Host PCB Layout | 27 | | 29 | 5.4.1 Insertion, Extraction and Retention Forces for QSFP+ Modules | 29 | | 30 | 5.5 Color Coding and Labeling of QSFP+ Modules | 30 | | 31 | 5.6 Bezel for Systems Using QSFP+ Modules | 31 | | 32 | 5.6.1 Bezel for the Thru Bezel Cage Assembly Version | 31 | | 33 | 5.6.2 Bezel for the Behind the Bezel Cage Assembly Version | 33 | | 34 | 5.7 QSFP+ Electrical Connector Mechanical | 34 | | 35 | 5.8 Individual QSFP+ Cage Assembly Versions | 35 | | 36 | 5.8.1 QSFP+ Heat Sink Clip Dimensions | 39 | | 37 | 5.8.2 QSFP+ Heat Sink Dimensions | 39 | | 38 | 5.8.3 Light Pipes | 40 | | 39 | 5.9 Dust / EMI Cover | 40 | | 40 | 5.10 Optical Interface | 41 | | 41 | 6 Environmental and Thermal43 | | | 42 | 6.1 Thermal Requirements | 43 | | 43 | 7 Management Interface43 | | | 44 | 7.1 Introduction | 43 | | 45 | 7.2 Timing Specification | 44 | | 46 | 7.2.1 Introduction | 44 | | 47 | 7.2.2 Management Interface Timing Specification | 44 | | | | | | 1 | | |----|--| | 2 | | | 3 | | | 4 | | | 5 | | | 6 | | | 7 | | | 8 | | | 9 | | | 10 | | | 11 | | | 12 | | | 13 | | | 14 | | | 15 | | | 16 | | | 7.2.3 Serial Interface Protocol | 44 | |----------------------------------------------------------------|----| | 7.3 Memory Interaction Specifications | 45 | | 7.3.1 Timing for Soft Control and Status Functions | | | 7.4 Device Addressing and Operation | 48 | | 7.5 Read/Write Functionality | 49 | | 7.5.1 QSFP+ Memory Address Counter (Read AND Write Operations) | 49 | | 7.5.2 Read Operations (Current Address Read) | 49 | | 7.5.3 Read Operations (Random Read) | 50 | | 7.5.4 Write Operations (BYTE Write) | 51 | | 7.5.5 Write Operations (Sequential Write) | 52 | | 7.5.6 Write Operations (Acknowledge Polling) | 52 | | 7.6 QSFP+ Memory Map | 53 | | 7.6.1 Lower Memory Map | 55 | | 7.6.2 Upper Memory Map Page 00h | | | 7.6.3 Upper Memory Map Page 01h | | | 7.6.4 User Writable and Vendor Specific Memory | 81 | | 7.6.5 Upper Memory Page 03h | 81 | SFF Committee 1 2 3 4 ## QSFP+ Copper And Optical Modules #### 1. Scope 5 6 7 In an effort to broaden the applications for storage devices, an ad hoc industry group of companies representing system integrators, peripheral suppliers, and component suppliers decided to address the issues involved. 10 11 89 The SFF Committee was formed in August, 1990 and the first working document was introduced in January, 1991. 12 #### 1.1 Description of Clauses 14 15 16 13 Clause 1 contains the Scope and Purpose 17 Clause 2 contains Referenced and Related Standards and SFF Specifications 18 19 Clause 3 begins the specification 20 Clause 4 contains electrical specifications 21 22 23 Clause 5 contains mechanical specifications and printed circuit board recommendations 24 25 26 Clause 6 contains environmental and thermal considerations 27 28 Clause 7 is a description of the management interface and management register contents. 29 30 31 #### 32 2. References 33 34 35 The SFF Committee activities support the requirements of the storage industry, and it is involved with several standards. 36 37 #### 2.1 Industry Documents 38 39 40 The following interface standards and specifications are relevant to this Specification. 41 - INF-8438i QSFP (Quad SFP) Module, SFF-8636 42 #### 2.2 SFF Specifications 43 44 5 6 14 15 16 22 23 24 25 There are several projects active within the SFF Committee. The complete list of specifications which have been completed or are still being worked on are listed in the specification at ftp://ftp.seagate.com/sff/SFF-8000.TXT #### 2.3 Sources Those who join the SFF Committee as an Observer or Member receive electronic copies of the minutes and SFF specifications (http://www.sffcommittee.com/ie/join.html). Copies of ANSI standards may be purchased from the InterNational Committee for Information Technology Standards (http://tinyurl.com/c4psg). Copies of SFF, ASC T10 (SCSI), T11 (Fibre Channel) and T13 (ATA/SATA) standards and standards still in development are available on the HPE version of CD Access (http://tinyurl.com/85fts). ## 2.4 Conventions The American convention of numbering is used i.e., a comma separates the thousands and higher multiples, and a period is used as the decimal point. This is equivalent to the ISO/IEC convention of a space and comma. | American | French | ISO | |-------------|-------------|-------------| | 0.6 | 0,6 | 0.6 | | 1,000 | 1 000 | 1 000 | | 1 323 462 9 | 1 323 462 9 | 1 323 462 9 | ## 3 Introduction This Specification covers the following items: - a) electrical interfaces (including pinouts for data control, status, configuration and test signals) and the electrical connector and recommended host PCB layout requirements. - b) management interfaces encompassing features from the current SFP MSA and includes specific multi-data rate and multi-protocol implementations. - c) optical interfaces (including the optical connector receptacle and mating fiber optic connector plug and recommended breakout cable assembly.) The optical specifications are left to the applicable standards for each protocol. - d) mechanical including package outline with latching detail and optical connector receptacle detail, electrical connector mechanical details for both the module and host PCB halves, front panel cut-out recommended dimensions and a blocking key solution to prevent damage from XFP modules. - e) thermal requirements (case temperatures) - f) electromagnetic interference (EMI) recommendations(including necessary shielding features to seal the OEM chassis front panel output with and without the QSFP+ module installed in the cage.) - g) electrostatic discharge (ESD) requirements solely to the extent disclosed in the Specification where the sole purpose of such disclosure is to enable products to operate, connect or communicate as defined within the Specifications. The overall package dimension shall conform to the indicated dimensions and tolerances indicated in clause 5. The mounting features shall be located such that the products are mechanically interchangeable with the cage and connector system. In addition, the overall dimensions and mounting requirements for the cage and connector system on a circuit board shall be configured such that the products are mechanically and electrically interchangeable and the overall dimensions and insertion requirements for the optical connector and corresponding fiber optic cable plug shall be such that the products are mechanically and optically interchangeable. The electrical and optical specifications may be compatible with those enumerated in the ITU-T Recommendation G.957 (STM-1, STM-4 and STM-16), Telcordia Technologies GR-253-CORE (OC-3, OC-12, OC-48 and OC-192), Ethernet IEEE 802.3 (Gigabit, 10Gigabit and 40Gigabit Ethernet), Infiniband Architecture Specifications (SDR, DDR and QDR), SFF-8431, or Fibre Channel-PI-3/4 (2GFC, 4GFC, 8GFC) and 10GFC. Electrical and optical specifications may be compatible with standards under development. The Specifications will provide a common solution for combined four-channel ports that support SONET/SDH and/or Ethernet and/or Infiniband and/or Fibre Channel specifications. This specification encompasses design(s) capable of supporting multimode, single mode Modules, passive copper, active copper and active optical cables. 2 3 4 ## Table 1 Multimode Fiber Applications | | Fiber | IEE 8 | 302.3 | | Fib | re Ch | anne | 1- | Inf | fini: | band | |----------|----------|-------|-------|-------------|-----|-------|------|-----|-----|-------|------| | | Туре | | | FC-PI-2/3/4 | | | | | | | | | Distance | Core | 1GE | 10GE | 40GE | 2G | 4G | 8G | 10G | S | D | Q | | | Diameter | | | | FC | FC | FC | FC | D | D | D | | | MHZ*km | | | | | | | | R | R | R | | 275m | 62.5/200 | Х | | | | | | | | | | | 220m | 62.5/160 | Х | | | | | | | | | | | 26m | 62.5/160 | | Х | | | | | Χ | | | | | 33m | 62.5/200 | | Χ | | | | | Χ | | | | | 150m | 62.5/200 | | | | Χ | | | | | | | | 75m | 62.5/200 | | | | | | | | Χ | | | | 70m | 62.5/200 | | | | | Χ | | | | | | | 50m | 62.5/200 | | | | | | | | | Х | | | 21m | 62.5/200 | | | | | | X | | | | | | 550m | 50/500 | Χ | | | | | | | | | | | 500m | 50/400 | Χ | | | | | | | | | | | 66m | 50/400 | | X | | | | | Χ | | | | | 82m | 50/500 | | X | | | | | Χ | | | | | 300m | 50/2000 | | X | | | | | Χ | | | | | 300m | 50/500 | | | | Х | | | | | | | | 150m | 50/500 | | | | | Х | | | | | | | 125m | 50/500 | | | | | | | | Χ | | | | 75m | 50/500 | | | | | | | | | Χ | | | 50m | 50/500 | | | | | | Χ | | | | | | 200m | 50/2000 | | | | Х | | | | Х | | | | 380m | 50/2000 | | | | | Χ | | | | | | | 150m | 50/2000 | | | | | | Х | | | Х | | | 100m | 50/2000 | | | Χ | | | | | | | Х | | 150m | 50/4700 | | | Х | | | | | | | | ## **Table 2 Singlemode Fiber Applications** | | | 1. 1. | | | | | | | | | | | |----------|------------|-------|------------|----|-------|---------------------------|------|-------|-----|------------|-----|--| | | | IEE | IEEE 802.3 | | Fibre | Fibre Channel FC-PI-2/3/4 | | | | Infiniband | | | | Distance | Fiber type | 1 | 10 | 40 | 2GFC | 4GFC | 8GFC | 10GFC | SDR | DDR | QDR | | | | | GE | GE | GE | | | | | | | | | | 1.4km | SM | | | | | | Х | | | | | | | 2km | SM | | | | | | | | | | | | | 4km | | | | | | Χ | | | | | | | | 10km | SM | Χ | Χ | Χ | Χ | Χ | Х | Χ | Х | Х | Х | | | 30km | SM | | Х | | | | | X | | | | | | 40km | SM | | Χ | | | | | X | | | | | An application reference Model, See Figure 1, shows the high-speed data interface between an ASIC (SerDes) and the QSFP+ module. Only one data channel of the interface is shown for simplicity. Either parallel MPO or duplex LC fiber connectors can be used for the optical interface. <del>2</del>7 Figure 1 – Application Reference Model QSFP+ reference points for 6Gb/s and lower speeds are as follows: A: Host ASIC transmitter output at ASIC package pin on a DUT board B: Host ASIC transmitter output across the Host Board and Host Edge Card connector at the Module Card Edge interface B': Host ASIC transmitter output across the Host Board at Host Edge Card Connector C: QSFP+ receiver output at the Module Card Edge interface C': QSFP+ receiver output at Host Edge Card Connector D: QSFP+ receiver output at Host ASIC package receiver input pin on a DUT board Note: For speeds above 6Gb/s the compliance board methodology of IEEE802.3ba, FC-PI4 and SFF8431 should be used. Measurements taken with QSFP+ compliance boards should be corrected for any difference between the loss of these compliance boards and the loss of the compliance boards specified in the standard. ## 4 Electrical Specification This clause contains pin definition data for the QSFP+ Module. The pin definition data is generic for gigabit -per-second datacom applications such as Fibre Channel and Gigabit Ethernet and SONET/ATM applications. Compliance Points for high-speed signal electrical measurements are defined in Figure 1. Compliance Points for all other electrical signals are at comparable points at the host edge card connector. ## 4.1 Electrical Connector Figure 2 shows the signal symbols and contact numbering for the QSFP+ Module edge connector. The diagram shows the module PCB edge as a top and bottom view. There are 38 contacts intended for high speed, low speed signals, power and ground connections. Table 3 provides more information about each of the 38 contacts. For EMI protection the signals to the connector should be shut off when the QSFP+ Module is removed. Standard board layout practices such as connections to Vcc and GND with Vias, use of short and equal-length differential signal lines, use of microstrip-lines and 50 Ohm terminations are recommended. The chassis ground (case common) of the QSFP+ module should be isolated from the module's circuit ground, GND, to provide the equipment designer 8 flexibility regarding connections between external electromagnetic interference shields and circuit ground, GND, of the module. Top Side Viewed From Top Bottom Side Viewed From Bottom Figure 2 QSFP+ Module Pad Layout ## Table 3: Pin Function Definition (See Figure 10 for pad dimensions) | | <del>40.0 0</del> | aoo. | 1 Berninder (ede i igure te ter pad anne | , | | |------|-------------------|-----------|------------------------------------------|------------------|-------| | Pin | Logic | Symbol | Description | Plug Sequence | Notes | | 1 | | GND | Ground | 1 | 1 | | 2 | CML-I | Tx2n | Transmitter Inverted Data Input | 3 | | | 3 | CML-I | Tx2p | Transmitter Non-Inverted Data Input | 3 | | | 4 | | GND | Ground | 1 | 1 | | 5 | CML-I | Tx4n | Transmitter Inverted Data Input | 3 | | | 6 | CML-I | Tx4p | Transmitter Non-Inverted Data Input | 3 | | | 7 | | GND | Ground | 1 | 1 | | 8 | LVTTL-I | ModSelL | Module Select | 3 | | | 9 | LVTTL-I | ResetL | Module Reset | 3 | | | 10 | | Vcc Rx | +3.3V Power Supply Receiver | 2 | 2 | | 11 | LVCMOS- | SCL | 2-wire serial interface clock | 3 | | | 12 | I/O<br>LVCMOS- | SDA | 2-wire serial interface data | 3 | | | 12 | I/O | SDA | z wile serial interface data | | | | 13 | _, _ | GND | Ground | 1 | 1 | | 14 | CML-O | Rx3р | Receiver Non-Inverted Data Output | 3 | | | 15 | CML-O | Rx3n | Receiver Inverted Data Output | 3 | | | 16 | | GND | Ground | 1 | 1 | | 17 | CML-O | Rx1p | Receiver Non-Inverted Data Output | 3 | | | 18 | CML-O | Rx1n | Receiver Inverted Data Output | 3 | | | 19 | | GND | Ground | 1 | 1 | | 20 | | GND | Ground | 1 | 1 | | 21 | CML-O | Rx2n | Receiver Inverted Data Output | 3 | | | 22 | CML-O | Rx2p | Receiver Non-Inverted Data Output | 3 | | | 23 | | GND | Ground | 1 | 1 | | 24 | CML-O | Rx4n | Receiver Inverted Data Output | 3 | | | 25 | CML-O | Rx4p | Receiver Non-Inverted Data Output | 3 | | | 26 | | GND | Ground | 1 | 1 | | 27 | LVTTL-O | ModPrsL | Module Present | 3 | | | 28 | LVTTL-O | IntL | Interrupt | 3 | | | 29 | | Vcc Tx | +3.3V Power supply transmitter | 2 | 2 | | 30 | | Vcc1 | +3.3V Power supply | 2 | 2 | | 31 | LVTTL-I | LPMode | Low Power Mode | 3 | | | 32 | | GND | Ground | 1 | 1 | | 33 | CML-I | Тх3р | Transmitter Non-Inverted Data Input | 3 | | | 34 | CML-I | Tx3n | Transmitter Inverted Data Input | 3 | | | 35 | | GND | Ground | 1 | 1 | | 36 | CML-I | Tx1p | Transmitter Non-Inverted Data Input | 3 | | | 37 | CML-I | Tx1n | Transmitter Inverted Data Input | 3 | | | 38 | | GND | Ground | 1 | 1 | | No+o | 1. CND - | a the arm | mbol for gignal and gunnly (nower) gom | mon for the OCET | ) | Note 1: GND is the symbol for signal and supply (power) common for the QSFP+ module. All are common within the QSFP+ module and all module voltages are referenced to this potential unless otherwise noted. Connect these directly to the host board signal-common ground plane. Note 2: Vcc Rx, Vcc1 and Vcc Tx are the receiver and transmitter power supplies and shall be applied concurrently. Requirements defined for the host side of the Host Edge Card Connector are listed in Table 6. Recommended host board power supply filtering is shown in Figures 3 and 4. Vcc Rx Vcc1 and Vcc Tx may be internally connected within the QSFP+ Module in any combination. The connector pins are each rated for a maximum current of 500 mA. Figure 3 shows an example of a complete QSFP+ host PCB schematic with connections to SerDes and control ICs. Figure 3a: Example QSFP+ Host Board Schematic for optical modules Figure 3b Example QSFP+ Host Board Schematic for passive copper cables ### 4.1.1 Low Speed Electrical Hardware Pins - In addition to the 2-wire serial interface the module has the following low speed pins for 3 control and status: - 4 ModSelL - 5 ResetL - 6 LPMode - ModPrsL - 8 Int.L 7 9 10 11 16 17 18 19 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 ### 4.1.1.1 ModSelL The ModSelL is an input pin. When held low by the host, the module responds to 2-wire serial communication commands. The ModSelL allows the use of multiple QSFP+ modules on a single 2- 12 wire interface bus. When the ModSelL is "High", the module shall not respond to or 13 acknowledge any 2-wire interface communication from the host. ModSelL signal input node must 14 be biased to the "High" state in the module. 15 In order to avoid conflicts, the host system shall not attempt 2-wire interface communications within the ModSelL de-assert time after any QSFP+ modules are deselected. Similarly, the host must wait at least for the period of the ModSelL assert time before communicating with the newly selected module. The assertion and de-asserting periods of different modules may overlap as long as the above timing requirements are met. #### 20 4.1.1.2 ResetL The ResetL pin must be pulled to Vcc in the QSFP+ module. A low level on the ResetL pin for longer than the minimum pulse length (t Reset init) initiates a complete module reset, returning all user module settings to their default state. Module Reset Assert Time (t init) starts on the rising edge after the low level on the ResetL pin is released. During the execution of a reset (t init) the host shall disregard all status bits until the module indicates a completion of the reset interrupt. The module indicates this by asserting "low" an IntL signal with the Data Not Ready bit negated. Note that on power up (including hot insertion) the module should post this completion of reset interrupt without requiring a reset. ## 4.1.1.3 LPMode The LPMode pin shall be pulled up to Vcc in the QSFP+ module. This function is affected by the LPMode pin and the combination of the Power over-ride and Power set software control bits (Address A0h, byte 93 bits 0,1). The module has two modes a low power mode and a high power mode. The high power mode operates in one of the four power classes. When the module is in a low power mode it has a maximum power consumption of 1.5W. protects hosts that are not capable of cooling higher power modules, should such modules be accidentally inserted. The modules 2-wire serial interface and all laser safety functions must be fully operational in this low power mode. The module shall still support the completion of reset interrupt in this low power mode. If the Extended Identifier bits (Page 00h, byte 129 bits 6-7) indicate a power consumption greater than 1.5W and the module is in low power mode it must reduce its power consumption to less than 1.5W while still maintaining the functionality above. The exact method of accomplishing low power is not specified, however it is likely that either the Tx or Rx or both will not be operational in this state. If the Extended Identifier bits (Page 00h, byte 129 bits 6-7) indicate that its power consumption is less than 1.5W then the module shall be fully functional independent of whether it is in low power or high power mode. The Module should be in low power mode if the LPMode pin is in the high state, or if the Power over-ride bit is in the high state and the Power set bit is also high. The module should be in high power mode if the LPMode pin is in the low state, or the Power over-ride bit is high and the Power set bit is low. Note that the default state for the Power override bit is low. A truth table for the relevant configurations of the LPMode and the Power\_over-ride and Power\_set are shown in Table 4. ## **Table 4 Power Mode Truth Table** | LPMode | Power_Overide | Power_set Bit | Module Power | |--------|---------------|---------------|--------------| | | Bit | | Allowed | | 1 | 0 | X | Low Power | | 0 | 0 | X | High Power | | X | 1 | 1 | Low Power | | X | 1 | 0 | High Power | At Power up, the Power\_over-ride and Power\_set bits shall be set to 0. ### 4.1.1.4 ModPrsL ModPrsL is pulled up to Vcc\_Host on the host board and grounded in the module. The ModPrsL is asserted "Low" when inserted and deasserted "High" when the module is physically absent from the host connector. ### 4.1.1.5 IntL IntL is an output pin. When "Low", it indicates a possible module operational fault or a status critical to the host system. The host identifies the source of the interrupt using the 2-wire serial interface. The IntL pin is an open collector output and must be pulled to host supply voltage on the host board. The INTL pin is deasserted "High" when byte 2 bit 0 (Data Not Ready) is read unless a flag is set (see 7.6.1.2). ### 4.1.2 Low Speed Electrical Specification Low speed signaling other than SCL and SDA is based on Low Voltage TTL (LVTTL) operating at Vcc. Vcc refers to the generic supply voltages of VccTx, VccRx, Vcc\_host or Vccl. Hosts shall use a pull-up resistor connected to Vcc\_host on each of the 2-wire interface SCL (clock), SDA (data), and all low speed status outputs. The SCL and SDA is a hot plug interface that may support a bus topology. During module insertion or removal, the module may implement a pre-charge circuit which prevents corrupting data transfers from other modules that are already using the bus. Note 1-Timing diagrams for SCL and SDA are included in Subclause 6.2.2. The QSFP+ low speed electrical specifications are given in Table 5. This specification ensures compatibility between host bus masters and the 2-wire interface. ## **Table 5 - Low Speed Control and Sense Signals** | Parameter | Symbol | Min | Max | Unit | Condition | |-------------------------------------|--------|---------|-----------|------|---------------------------------| | SCL and SDA | VOL | 0 | 0.4 | V | IOL(max) = 3.0mA | | | VOH | Vcc-0.5 | Vcc+0.3 | V | | | SCL and SDA | VIL | -0.3 | Vcc*0.3 | V | | | | VIH | VCC*0.7 | Vcc + 0.5 | V | | | Capacitance for SCL and SDA I/O pin | Ci | | 14 | рF | | | Total bus capacitive load | Cb | | 100 | pF | 3.0 k Ohms Pullup resistor, max | | for SCL and SDA | | | 200 | pF | 1.6 k Ohms pullup resistor max | | LPMode, Reset and Mode SelL | VIL | -0.3 | 0.8 | V | lin =125 uA for OV<Vin,Vcc</td | | | VIH | 2 | VCC+0.3 | V | | | ModPrsL and | VOL | 0 | 0.4 | V | IOL=2.0mA | | IntL | VOH | VCC-0.5 | VCC+0.3 | V | | SFF-8436 Rev 3.6 ## 1 4.1.3 High Speed Electrical Specification # 4.1.3.1 Rx(n) (p/n) Rx(n) (p/n) are QSFP+ module receiver data outputs. Rx(n) (p/n) are AC-coupled 100 Ohm differential lines that should be terminated with 100 Ohm differentially at the Host ASIC(SerDes). The AC coupling is inside the QSFP+ module and not required on the Host board. When properly terminated, the differential voltage swing (absolute value) shall be less than or equal to 1600 mVpp. Note: Due to the possibility of insertion of QSFP modules into a host designed for QSFP+, it is recommended that the damage threshold of the host input be at least 1600 mV peak to peak differential. Output squelch for loss of optical input signal, hereafter Rx Squelch, is required and shall function as follows. In the event of the optical signal on any channel becoming equal to or less than the level required to assert LOS, then the receiver data output for that channel shall be squelched or disabled. In the squelched or disabled state output impedance levels are maintained while the differential voltage swing shall be less than 50 mVpp. In normal operation the default case has Rx Squelch active. Rx Squelch can be deactivated using Rx Squelch Disable through the 2-wire serial interface. Rx Squelch Disable is an optional function. For specific details refer to Subclause 7.6.5.2. ### 4.1.3.2 Tx(n) (p/n) Tx(n) (p/n) are QSFP+ module transmitter data inputs. They are AC-coupled 100 Ohm differential lines with 100 Ohm differential terminations inside the QSFP+ module. The AC coupling is inside the QSFP+ module and not required on the Host board. For operation at 6Gbps and below the inputs will accept single-ended voltage swings between 250 mV to 800 mV and differential voltage swings between 500 mVpp to 1600 mVpp. For best EMI results, single-ended swings between 250 mV and 600 mV and differential voltage swings between 500 mVpp to 1200 mVpp (absolute value) are recommended. For operation above 6Gbps see the appropriate specification, e.g. 802.3ba Annex 86A, FC-PI-4, FC-PI-5 or the InfiniBand specification. For 10G Ethernet reference SFF-8431. Due to the possibility of insertion of QSFP+ modules into a host designed for QSFP interface per INF-8438i the damage threshold of the module input shall be at least 1600 mV peak to peak differential. Output squelch, hereafter Tx Squelch, for loss of input signal, hereafter Tx LOS, is an optional function. Where implemented it shall function as follows. In the event of the differential, peak-to-peak electrical signal on any channel becomes less than 50 mVpp, then the transmitter optical output for that channel shall be squelched or disabled and the associated TxLOS flag set. Where squelched, the transmitter OMA shall be less than or equal to -26 dBm and when disabled the transmitter power shall be less than or equal to -30 dBm. For applications, e.g. Ethernet, where the transmitter off condition is defined in terms of average power, disabling the transmitter is recommended and for applications, e.g. InfiniBand, where the transmitter off condition is defined in terms of OMA, squelching the transmitter is recommended. In module operation, where Tx Squelch is implemented, the default case has Tx Squelch active. Tx Squelch can be deactivated using Tx Squelch Disable through the 2-wire serial interface. Tx Squelch Disable is an optional function. For specific details refer to Clause 7.6.5.2. ## 4.2 Power Requirements The power supply has three designated pins, Vcc Tx, Vcc1, and Vcc Rx, in the connector. Vcc1 is used to supplement Vcc Tx or Vcc Rx at the discretion of the module vendor. Power is applied concurrently to these pins. \*\*\* Since different classes of modules exist with pre-defined maximum power consumption limits, it is necessary to avoid exceeding the system power supply limits and cooling capacity when a module is inserted into a system designed to only accommodate lower power modules. It is recommended that the host, through the management interface, identify the power consumption class of the module before allowing the module to go into high power mode. A host board together with the QSFP+ module(s) forms an integrated power system. The host supplies stable power to the module. The module limits electrical noise coupled back into the host system and limits inrush charge/current during hot plug insertion. All specifications shall be met at the maximum power supply current. No power sequencing of the power supply is required of the host system since the module sequences the contacts in the order of ground, supply and signals during insertion.4.2.1 Host Board Power Supply Filtering The host board should use the power supply filtering equivalent to that shown in Figure 4. Figure 4 Recommended Host Board Power Supply Filtering Any voltage drop across a filter network on the host is counted against the host DC set point accuracy specification. Inductors with DC Resistance of less than 0.1 Ohm should be used in order to maintain the required voltage at the Host Edge Card Connector. It is recommended that the 22 uF capacitors each have an equivalent series resistance of 0.22 ohm. The specification for the power supply is shown in Table 6. 1 Table 6 - Power Supply Specification | Parameter | MIN | Nominal | Max | Unit | Condition | |----------------------------------------------------------------------|------------|---------|-----|------|------------------------------------------------------| | Vcc | | 3.3 | | V | Measured at Vcc Tx, Vcc Rx and Vcc1. | | Vcc set point accuracy | <b>-</b> 5 | | 5 | 90 | Measured at Vcc Tx, Vcc Rx and Vcc1. | | Power Supply<br>Noise including<br>ripple | | | 50 | mV | 1kHz to frequency of operation measured at Vcc host. | | Sustained peak<br>current at hot<br>plug with LPMode<br>Pin asserted | | | 495 | mA | See Figure 5 | | Module Maximum Current Inrush with LPMode Pin asserted | | | 600 | mA | See Figure 5 | | Module sustained peak current with LPMode Pin deasserted | | | 750 | mA | | | Module Maximum Current Inrush with LPMode Pin deasserted | | | 900 | mA | | These limits separately apply to the current that flows through each inductor in the power supply filter. Figure 5 —Instantaneous and sustained peak currents for Vcc1, Vcc Tx or Vcc Rx Power levels associated with classifications of modules are shown in Table 7. 2 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 26 27 28 29 30 31 32 33 34 35 ## **Table 7 - Power Budget Classification** | Power Level | Max Power (W) | |-------------|---------------| | 1 | 1.5 | | 2 | 2 | | 3 | 2.5 | | 4 | 3.5 | In general, the higher power classification level is associated with higher data rates and longer reach. The system designer is responsible for ensuring that the maximum temperature does not exceed the case temperature requirements. ## 4.3 ESD The QSFP+ module shall meet ESD requirements given in EN61000-4-2, criterion B test specification when installed in a properly grounded cage and chassis and the units are subjected to 15KV air discharges during operation and 8KV direct contact discharges to the case. The QSFP+ module and all host contacts with exception of the module and host high speed signal contacts shall withstand 1000 V electrostatic discharge based on Human Body Model per JEDEC JESD22-A114-B. The QSFP+ module and all host contacts with exception of the module and host high speed signal contacts shall withstand 2 kV electrostatic discharge based on Human Body Model per JEDEC JESD22-A114-B. ## 5 Mechanical and Board Definition ## 5.1 Introduction The overall module defined in this clause is illustrated in Figure 6. All Pluggable modules and direct attach cable plugs must mate to the connector and cage design defined in this specification. The QSFP+ optical interface shall meet the dimensional specifications of IEC 61754-7 interface 7-3, the MPO adapter interface, and shall optically mate with the plug on the optical fiber cabling. Several cage to bezel options are defined. Both metal spring finger and elastomeric EMI solutions are permitted but must pass customer defined requirements. Heat sink/clip thermal designs are application specific and not specifically defined by this specification, however a general design is given as an example. Figure 6 — QSFP+ pluggable and direct attach module rendering ## 5.2 QSFP+ Datums and Component Alignment A listing of the datums for the various components is contained in Table 8. The alignments of some of the datums are noted. The relationship of the Module, Cage, and Connector relative to the Host Board and Bezel is illustrated in Figure 7 by the location of the key datums of each of the components. In order to reduce the complexity of the drawings, all dimensions are considered centered unless otherwise specified. ## Table 8 — Definition of Datums | Datum | Description | | | | | |-------------------------------------------------------------------------|----------------------------------------------------------|--|--|--|--| | А | Host Board Top Surface | | | | | | В | Centerline of bezel | | | | | | С | **Distance between Connector terminal thru holes on host | | | | | | | board | | | | | | D | *Hard stop on Module | | | | | | E | **Width of Module | | | | | | F | Height of Module housing | | | | | | G | **Width of Module pc board | | | | | | Н | Leading edge of signal contact pads on Module pc board | | | | | | J | Top surface of Module pc board | | | | | | K | *Host board thru hole #1 to accept connector guide post | | | | | | L | *Host board thru hole #2 to accept connector guide post | | | | | | М | **Width of bezel cut out | | | | | | N | *Connector alignment pin | | | | | | P | **Width of inside of cage at EMI gasket (when fully | | | | | | | compressed) | | | | | | R | Height of inside of cage at EMI gasket (when fully | | | | | | | compressed) | | | | | | S | Seating plane of cage on host board | | | | | | T | *Hard stop on cage | | | | | | V | Length of heat sink clip | | | | | | M | Seating surface of the heat sink on the cage | | | | | | X & Y | Host board horizontal and depth datums established by | | | | | | | customer's fiducials | | | | | | Z | **Width of heat sink surface that fits into clip | | | | | | AA | **Connector slot width | | | | | | BB | Seating plane of cage on host board | | | | | | CC | Length of boss on heat sink that fits inside of the cage | | | | | | DD | Top surface of connector backshell | | | | | | *Datums D, K, L, N and T are aligned when assembled (see figure 7) | | | | | | | **Centerlines of datums AA, C, E, G, M, P and Z are aligned on the same | | | | | | | vertical axis | | | | | | (29.6) - D - 4 5 6 7 8 9 10 ## 5.3 QSFP+ Module Mechanical Package Dimensions A common mechanical outline is used for all QSFP+ Modules and direct attach cables. The preferred method of removing the module from the cage assembly is by a bail type actuation method. The module shall provide a means to self-lock with the cage upon insertion. The package dimensions for the QSFP+ Module are defined in Figure 8 and Figure 9. The dimensions that control the size of the module that extends outside of the cage are listed as maximum dimensions per Note 1 and Note 6 in Figure 8. Note: All dimensions are in mm. Figure 8 — Drawing of QSFP+ Module Figure 9 —QSFP+ Module Tab drawings VIEW C-C SCALE 10:1 13 14 15 16 17 18 19 20 ### 5.3.1 Mating of QSFP+ Module PCB to QSFP+ Electrical Connector The QSFP+ Module contains a printed circuit board that mates with the QSFP+ electrical connector. The pads are designed for a sequenced mating: First mate - ground contacts Second mate - power contacts Third mate - signal contacts The pattern layout for the QSFP+ Printed Circuit Board is shown in Figure 10. AND THE LEADING EDGE OF THE TARGET PADS Figure 10 — Pattern Layout for QSFP+ Printed Circuit Board ## 5.4 Host PCB Layout A typical host board mechanical layout for attaching the QSFP+ Connector and Cage System is shown in Figure 11 and Figure 12. Location of the pattern on the host board is application specific. See Subclause 5.6 for details on the location of the pattern relative to the bezel. To achieve 10Gbps performance pad dimensions and associated tolerances must be adhered to and attention paid to the host board layout. 3. ALTERNATE CONTACT PAD PLATING 1.27 MICROMETERS MIN NICKEL 0.03 MICROMETERS MIN GOLD OVER 0.30 MICROMETERS MIN PALLADIUM OVE NOTES 2 3 4 - 1. DATUM X & Y ARE ESTABLISHED BY THE CUSTOMER"S FIDUCIAL - 2. DATUM A IS THE TOP SURFACE OF THE HOST BOARD - 3. LOCATION OF THE EDGE OF PCB IS APPLICATION SPECIFIC - 4. FINISHED HOLE SIZE Figure 11 — QSFP+ Host PCB Mechanical Layout Figure 12 — QSFP+ Host PCB Mechanical Layout, Detail Z ## 5.4.1 Insertion, Extraction and Retention Forces for QSFP+ Modules The requirements for insertion forces, extraction forces and retention forces are specified in Table 9. The QSFP+ cage and module design combinations must ensure excessive force applied to a cable does not damage the QSFP+ cage or host connector. If any part is damaged by excessive force, it should be the cable or media module and not the cage or host connector which is part of the host system. 4 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 ## Table 9 — Insertion, Extraction and Retention Forces | Measurement | Min | Max | Units | Comments | |---------------------|-----|-----|-------|---------------------------| | QSFP+ Module | 0 | 40 | N | | | insertion | | | | | | QSFP+ Module | 0 | 30 | N | | | extraction | | | | | | QSFP+ Module | 90 | N/A | N | No damage to module below | | retention | | | | 90N | | Cage retention | 180 | N/A | N | No damage to latch below | | (Latch strength) | | | | 180N | | Cage retention in | 114 | N/A | N | Force to be applied in a | | Host Board | | | | vertical direction, no | | | | | | damage to cage | | Insertion / removal | 100 | N/A | Cyc. | Number of cycles for the | | cycles, connector / | | | | connector and cage with | | cage | | | | multiple modules. | | | | | | | | Insertion / removal | 50 | N/A | Cyc. | Number of cycles for an | | cycles, QSFP+ | | | | individual module. | | Module | | | | | ## 5.5 Color Coding and Labeling of QSFP+ Modules An exposed feature of the QSFP+ Module (a feature or surface extending outside of the bezel) shall be color coded as follows: Beige for 850nm Blue for 1310nm White for 1550nm Each QSFP+ Module shall be clearly labeled. The complete labeling need not be visible when the QSFP+ Module is installed and the bottom of the device is the recommended location for the label. Labeling shall include: Appropriate manufacturing and part number identification Appropriate regulatory compliance labeling A manufacturing traceability code The label should also include clear specification of the external port characteristics such as: Optical wavelength Required fiber characteristics Operating data rate Interface standards supported Link length supported The labeling shall not interfere with the mechanical, thermal or EMI features. ## 5.6 Bezel for Systems Using QSFP+ Modules Host enclosures that use QSFP+ devices should provide appropriate clearances between the QSFP+ Modules to allow insertion and extraction without the use of special tools and a bezel enclosure with sufficient mechanical strength. The QSFP+ Module insertion slot should be clear of nearby moldings and covers that might block convenient access to the latching mechanisms, the QSFP+ Module, or the cables that plug directly into the cage. There are two cage designs defined for use with QSFP+ modules as described in subclauses 5.6.1 and 5.6.2. The difference between them is that the front of one cage extends into or through the opening in the bezel and the other extends up against the back surface of the bezel. While the cage footprint is the same for both designs, its distance from the inside surface of the host bezel may differ depending on gasket selection. The recommended basic dimension from the inside surface of the bezel to Datum K and Datum L on the Host board may be different between designs and is addressed in Figures 13a and 13b. These designs align with the two versions for cage assemblies as defined in Section 5.8. The minimum recommended host board thickness for belly-to-belly mounting of the assemblies is different for each bezel version as noted in 5.6.1 and 5.6.2. The bezel thickness range shall be 0.8 mm to 2.6 mm. ## 5.6.1 Bezel for the Thru Bezel Cage Assembly Version The front surface of the cage assembly passes through the bezel. Two EMI solutions may be implemented for this option. If EMI spring fingers are used, they make contact to the inside of the bezel cutouts. If an EMI gasket is used, it makes contact to the inside surface of the bezel. To accept all cage designs, both bezel surfaces must be conductive and connected to chassis ground. The minimum recommended host board thickness for belly to belly mounting of the connector and cage assemblies is 2.2mm minimum. Figure 13A — Recommended Bezel Design for cages that extend into or thru Bezel ## 5.6.2 Bezel for the Behind the Bezel Cage Assembly Version There are many options for a bezel EMI gasket that functions as a seal between the bezel and the front of the cage. The design of the bezel EMI gasket and the materials used for the gasket are application specific. The preferred method is to fasten the gasket to the back of the bezel with a pressure sensitive adhesive. Assembly of the host board to the bezel will compress the gasket to the recommended range specified by the bezel EMI gasket manufacturer. The surface in the back of the bezel that is in contact with the bezel EMI gasket must be low resistance and connected to chassis ground. The minimum recommended host board thickness for belly to belly mounting of the connector and cage assemblies are 2.7mm minimum. The gasket thickness after compression can be calculated as follows: ${\rm GT} = {\rm BKL} - 42.80 +/- 0.25 {\rm mm}$ . ### Where: - GT is gasket thickness in the compressed state. - BKL is the distance from the back of the bezel to the centerline of Datums K & L. See Figure 11 and Figure 12 (Note: dimension from front of bezel to centerline of Datums K & L must not exceed $48.25 \, \mathrm{mm}$ ). - The 42.80 +/- 0.25mm dimension is the distance from the front of the cage to the hard stop, Datum T. See Figure 17B. 4 5 6 7 8 9 10 11 12 13 14 15 ⚠ MINIMUM PITCH DIMENSION FOR INDIVIDUAL CAGES. Figure 13B — Recommended Bezel Design for cages that extend up against the inside surface of the Bezel ## 5.7 QSFP+ Electrical Connector Mechanical The QSFP+ Connector is a 38-contact, right angle surface mount connector and is shown in Figure 14. The mechanical specifications for the connector are listed in Table 9 and shown in Figure 15. Figure 14 — QSFP+ Module Electrical Connector Illustration Figure 15 — QSFP+ Electrical Connector Specification ## 5.8 Individual QSFP+ Cage Assembly Versions There are two versions for cage assemblies: a Thru Bezel version that passes through the bezel, and a Behind the Bezel version that does not pass through the bezel. An exploded view of both Thru Bezel (left side) and behind the Bezel (right side) cage assemblies is shown schematically in Figure 16. Figure 16 — Thru Bezel (left side) and behind the bezel (right side) Cage and Optional Heat Sink Designs (exploded view) Figure 17A — 1-by-1 Thru Bezel Cage Design 3 Figure 17B — 1-by-1 Behind the Bezel Cage Design ## 5.8.1 QSFP+ Heat Sink Clip Dimensions The heat sink clip defined in Figure 18 is for reference only. The design of the heat sink clip, heat sink and their attachment features on the cage assembly are vendor specific and not defined in this document. When fastened to the cage, the clip will provide a minimum force of 5 Newtons at the interface of the heat sink and QSFP+ Module. The clip is designed to permit a heat sink to be fastened into the clip then assembled to the cage and to expand slightly during module insertion in order to maintain a contact force between the module and heat sink. Figure 18 — QSFP+ Heat Sink Clip ### 5.8.2 QSFP+ Heat Sink Dimensions The heat sink illustrated in Figure 19 is for reference only. Critical dimensions to ensure that the heat sink will be compatible with the Heat Sink Clip are defined. The configuration of the fins or posts is application specific along with the outside envelope. The heat sink includes a beveled edge which "rides up" the leading edge of the module as the module is inserted into the cage assembly. The recommended material for the heat sink is aluminum and the surface treatment for the module contacting surface can be anodizing or nickel plating. PLANE FOR FLATNESS AND HEIGHT MEASUREMENTS ESTABLISHED AT FOUR INDICATED AREAS. 2. ALL OTHER DIMENSIONS ARE PER MANUFACTURERS DESIGN. Figure 19 — QSFP+ Heat Sink ## 5.8.3 Light Pipes 1 2 3 4 5 7 8 9 10 11 12 13 The use of light pipes to indicate status of the module is application specific. # 5.9 Dust / EMI Cover In order to prevent contamination of the internal components and to optimize EMI performance, it is recommended that a Dust/EMI Cover be inserted into the cage assembly when no module is present. See Figure 19 for the recommended design. During installation, the front flange on the cover shall be seated against the front surface of the bezel to prevent dust from entering the equipment. The conductivity of the materials should be chosen for the Dust/EMI Cover to block EMI emissions. 2 45 6 7 8 9 10 11 12 13 14 15 16 DIMENSIONS APPLY IN ZONE A, REMAINING LENGTH MUST NOT EXCEED MAXIMUM OF SPECIFIED DIMENSIONS. SURFACES WITHIN ZONE A MUST BE CONDUCTIVE. Figure 20 — Dust / EMI Cover # 5.10 Optical Interface The QSFP+ optical interface port shall be either a male MPO connector as specified in IEC 61754-7 (see Figure 21a) or a dual LC as specified in IEC 61754-20 (see Figure 21b). The four fiber positions on the left as shown in Fig. 20a, with the key up, are used for the optical transmit signals (Channel 1 through 4). The fiber positions on the right are used for the optical receive signals (Channel 4 through 1). The central four fibers may be physically present. Two alignment pins are present. Transmit Channels: 1 2 3 4 Unused positions: x x x x Receive Channels: 4 3 2 1 Figure 21a — QSFP+ Optical Receptacle and Channel Orientation for MPO connector Figure 21b — QSFP+ Optical Receptacle and Channel Orientation for dual LC connector MPO Optical Cable connection Aligned key (Type B) MPO patchcords should be used to ensure alignment of the signals between the modules. The aligned key patchcord is defined in TIA-568 and shown in Figure 21c. The optical connector is orientated such that the keying feature of the MPO receptacle is on the top. Figure 21c — QSFP+ MPO Optical patchcord Figure 21d — QSFP+ dual LC Optical patchcord ## 6 Environmental and Thermal # 6.1 Thermal Requirements The QSFP+ module shall operate within one or more of the case temperatures ranges defined in Table 10. The temperature ranges are applicable between 60m below sea level and 1800m above sea level, (Ref. NEBS GR-63) utilizing the host systems designed airflow. **Table 10 Temperature Range Class of operation** | Class | Case Temperature Range | |------------|------------------------| | Standard | 0 through 70C | | Extended | -5 through 85C | | Industrial | -40 through 85C | QSFP+ is designed to allow for up to 16 adjacent modules, ganged and/or belly-to-belly, with the appropriate thermal design for cooling / airflow. (Ref. NEBS GR-63) # 7 Management Interface ## 7.1 Introduction A management interface, as already commonly used in other form factors like GBIC, SFP, and XFP, is specified in order to enable flexible use of the module by the user. The specification has been changed in order to adopt the use of a multi-channel module. Some timing requirements are critical especially for a multi-channel device, so the interface speed has been increased. This QSFP+ specification is based on the INF8438 specification however it is not backward compatible. Address 128 Page00 is used to indicate the use of the QSFP+ memory map rather than the QSFP memory map. 36 37 # 7.2.1 Introduction 7.2 Timing Specification Low speed signaling is based on Low Voltage CMOS (LVCMOS) operating at Vcc. Hosts shall use a pull-up resistor connected to a Vcc host on the 2-wire interface SCL (clock) and SDA (Data) signals. Detailed electrical specification is given in Subclause 4.1.2. Nomenclature for all registers more than 1 bit long is MSB-LSB. #### 7.2.2 Management Interface Timing Specification In order to support a multi-channel device a higher clock rate for the serial interface is considered. The timing requirements are shown in Figure 22 and specified in Table 11. QSFP+ is positioned to leverage 2-wire timing (Fast Mode devices) to align the use of related cores on host ASICs. This subclause closely follows the XFP MSA specification. Figure 22 — QSFP+ Timing Diagram Before initiating a 2-wire serial bus communication, the host shall provide setup time (Host select setup -Table 11) on the ModSelL line of all modules on the 2-wire bus. The host shall not change the ModSelL line of any module until the 2-wire serial bus communication is complete and the hold time requirement (Host select hold - Table 11) is satisfied. The 2wire serial interface address of the QSFP+ module is 1010000X (A0h). In order to allow access to multiple QSFP+ modules on the same 2-wire serial bus, the QSFP+ pinout includes a ModSelL or module select pin. This pin (which is pulled high or deselected in the module) must be held low by the host to select the module of interest and allow communication over the 2-wire serial interface. The module must not respond to or accept 2-wire serial bus instructions unless it is selected. ## 7.2.3 Serial Interface Protocol The module asserts LOW for clock stretch on SCL. # 7.2.3.1 Management Timing Parameters The timing parameters for the 2-Wire interface to the QSFP+ module are shown in Table 11. **Table 11- Management Interface timing parameters** | Parameter | Symbol | Min | Max | Unit | Conditions | |-------------------------------------------------|---------------------|-----|-----|------|-----------------------------------------------------------------------------------------------------------------------------------| | Clock Frequency | f <sub>SCL</sub> | 0 | 400 | kHz | | | Clock Pulse Width<br>Low | t <sub>LOW</sub> | 1.3 | | us | | | Clock Pulse Width<br>High | t <sub>HIGH</sub> | 0.6 | | us | | | Time bus free before new transmission can start | t <sub>BUF</sub> | 20 | | us | Between STOP and START and between ACK and ReStart | | START Hold Time | t <sub>HD.STA</sub> | 0.6 | | us | | | START Set-up Time | t <sub>su.sta</sub> | 0.6 | | us | | | Data In Hold Time | t <sub>HD.DAT</sub> | 0 | | us | | | Data in Set-up<br>Time | t <sub>su.dat</sub> | 0.1 | | us | | | Input Rise Time (400kHz) | t <sub>R.400</sub> | | 300 | ns | From (VIL, MAX-0.15) to (VIH, MIN +0.15) | | Input Fall Time (400kHz) | t <sub>F</sub> ,400 | | 300 | ns | From (VIH, MIN + 0.15)<br>to (VIL, MAX - 0.15) | | STOP Set-up Time | t <sub>SU,STO</sub> | 0.6 | | us | | | ModSelL Setup<br>Time | Host_select_setup | 2 | | ms | Setup time on the select lines before start of a host initiated serial bus sequence | | ModSelL Hold Time | Host_select_hold | 10 | | us | Delay from completion of a serial bus sequence to changes of Module select status | | Aborted sequence - bus release | Deselect _Abort | 2 | | ms | Delay from a host de-<br>asserting ModSelL (at<br>any point in a bus<br>sequence) to the QSFP+<br>Module releasing SCL<br>and SDA | # 7.3 Memory Interaction Specifications QSFP+ memory transaction timings are given in Table 12. Single byte writable memory blocks are given in Table 13. Multiple byte writable memory blocks are defined in Table 14. 17 18 19 20 21 22 # **Table 12- QSFP+ Memory Specification** | Parameter | Symbol | Min | Max | Unit | Conditions | |---------------------------------------------------------|-----------------|-----|-----|--------|----------------------------------------------------------------------------------------------------------| | Serial Interface<br>Clock Holdoff<br>"Clock Stretching" | T_clock_hold | | 500 | us | Maximum time the QSFP+ Module may hold the SCL line low before continuing with a read or write operation | | Complete Single or Sequential Write | t <sub>WR</sub> | | 40 | ms | Complete (up to) 4 Byte Write | | Endurance (Write Cycles) | | 50K | | cycles | 70 ° C | # **Table 13- Single Byte Writable Memory Block** | Page | Address | Volatile or<br>Nonvolatile | Description | |------|---------|----------------------------|-------------------------| | A0h | 86 | Volatile | Control register | | A0h | 87 | Volatile | Rx Rate select register | | A0h | 88 | Volatile | Tx Rate select register | | A0h | 127 | Volatile | Page Select Byte | **Table 14- Multiple Byte Writable Memory Block** | II . | | | |-------------|----------------------|-------------------------------------------------------------------------------------------| | # | Volatile/NonVolatile | Description | | Bytes | | | | 4 | Volatile | Application select per channel | | 7 | Volatile | Module Mask | | 4 | Volatile | Password Change Entry Area | | | | (Optional) | | 4 | Volatile | Password Entry Area (Optional) | | 128 | Non-Volatile | User Writable memory - Page 02h | | 16 | Volatile | Vendor Specific Channel Controls- | | | | Page 03h | | 12 | Volatile | Channel Monitor Masks - Page 03h | | 7<br>4<br>1 | sytes<br>28<br>6 | Volatile | ## 7.3.1 Timing for Soft Control and Status Functions Timing for QSFP+ soft control and status functions are described in Table 15 #### Table 15- Timing for QSFP+ soft control and status functions 1 | Initialization time Initialization time Reset Init Assert Time Serial Bus Hardware Ready Linit 2000 Ms Time from power on², hot plue dege of reset until the module functional³ This time does non-Power level 0 modules in State Reset Init A Reset is generated by a log longer than the minimum reset time present on the ResetL process Time from power on² until modules in State Time from power on² until modules in State Reset Init Assert Time Time from power on² until modules in State Time present on the ResetL process Time from power on² until modules in State Serial Bus Hardware Ready | le is fully to Low Power w level | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | functional <sup>3</sup> This time does non-Power level 0 modules in State Reset Init Assert Time | ot apply to Low Power w level | | functional <sup>3</sup> This time does non-Power level 0 modules in State Reset Init | Low Power | | Reset Init Assert Time Serial Bus Hardware Ready State A Reset is generated by a lo longer than the minimum reset time present on the ResetL presponds to data transmission | w level | | Reset Init Assert Time t_reset_init us A Reset is generated by a log longer than the minimum reset time present on the ResetL p Serial Bus Hardware Ready t_reset_init 2 us A Reset is generated by a log longer than the minimum reset time present on the ResetL p Time from power on until modern responds to data transmission | | | Assert Time longer than the minimum rese time present on the ResetL p Serial Bus t_serial 2000 ms Time from power on 2 until mode responds to data transmission. | | | Assert Time longer than the minimum resetime present on the ResetL p Serial Bus t_serial 2000 ms Time from power on 2 until modern responds to data transmission. | L | | Serial Bus t_serial 2000 ms Time from power on until modern responds to data transmission | t puise | | Serial Bus t_serial 2000 ms Time from power on until modern responds to data transmission | - | | Hardware Ready responds to data transmissio | | | = | | | Time 2-wire serial bus | | | Monitor Data t data 2000 ms Time from power on 2 to data r | not ready. | | Ready Time bit 0 of Byte 2, deasserted | <del>-</del> | | asserted | ana men | | Reset Assert | ResetT. nin | | Time until the module is fully fu | | | LPMode Assert ton LPMode 100 us Time for assertion of LPMode | | | Time LPMode=Vih) until module powe | • | | consumption reaches Power Le | | | IntL Assert ton IntL 200 ms Time from occurrence of cond | | | Time triggering IntL until Vout:I | | | Intl Deassert toff Intl 500 us Time from clear on read open | | | Time associated flag until Vout:I | | | This includes deassert times | | | LOS, Tx Fault and other flag | - | | | | | Rx LOS Assert ton_los 100 ms Time from Rx LOS state to Rx set (value = 1b) and IntL as | | | Tx Fault Assert ton Txfault 200 ms Time from Tx Fault state to | | | Time bit set (value=1b) and IntL | | | | | | Flag Assert ton_flag 200 ms Time from occurrence of cond triggering flag to associate | | | | _ | | Mask Assert ton mask 100 ms Time from mask bit set (value | | | | | | Time until associated IntL assert inhibited | IOII IS | | | 1 Ol- \ 1 | | Mask Deassert toff_mask 100 ms Time from mask bit cleared ( | | | Time until associated IntL operat | | | Application or t_ratesel 100 ms Time from change of state of | | | Rate Select D Application or Rate Select b | | | Change Time transmitter or receiver band | | | conformance with appropriate | | | | - 41.1 | | specification | | | Power_over-ride ton_Pdown 100 ms Time from P_Down bit set (va | | | Power_over-ride ton_Pdown 100 ms Time from P_Down bit set (va or Power-set until module power consumpti | | | Power_over-ride ton_Pdown 100 ms Time from P_Down bit set (va or Power-set | on reaches | | Power_over-ride ton_Pdown 100 ms Time from P_Down bit set (va until module power consumpti Power_over-ride toff_Pdown 300 ms Time from P_Down bit cleared | on reaches (value = | | Power_over-ride ton_Pdown 100 ms Time from P_Down bit set (va or Power-set | on reaches (value = | Note 1. Measured from falling clock edge after stop bit of write transaction Note 2. Power on is defined as the instant when supply voltages reach and remain at or above the minimum level specified in Table 6 Note 3. Fully functional is defined as IntL asserted due to data not ready bit, bit 0 byte 2, deasserted. The module should also meet optical and electrical specifications. Note 4. Measured from falling clock edge after stop bit of read transaction 8 9 10 11 12 13 14 15 16 17 18 19 20 Squelch and disable timings are defined in Table 16. Table 16 - I/O Timing for Squelch & Disable | Parameter | Symbol | Max | Unit | Conditions | |------------------|--------------|---------|--------|------------------------------------------------| | Rx Squelch | ton Rxsq | 80 | us | Time from loss of Rx input signal | | Assert Time | | | | until the squelched output | | | | | | condition is reached. See | | | | | | Subclause 3.1.3.1. | | Rx Squelch | toff Rxsq | 80 | us | Time from resumption of Rx input | | Deassert Time | | | | signals until normal Rx output | | | | | | condition is reached. See | | | | | | subclause 3.1.3.1. | | Tx Squelch | ton Txsq | 400 | ms | Time from loss of Tx input signal | | Assert Time | _ | | | until the squelched output | | | | | | condition is reached. See | | | | | | subclause 3.1.3.2. | | Tx Squelch | toff_Txsq | 400 | ms | Time from resumption of Tx input | | Deassert Time | | | | signals until normal Tx output | | | | | | condition is reached. See | | | | | | subclause 3.1.3.2. | | Tx Disable | ton_txdis | 100 | ms | Time from Tx Disable bit set (value | | Assert Time | | | | = 1b) <sup>1</sup> until optical output falls | | | | | | below 10% of nominal | | Tx Disable | toff_txdis | 400 | ms | Time from Tx Disable bit cleared | | Deassert Time | | | | $(value = 0b)^1$ until optical output | | | | | | rises above 90% of nominal | | Rx Output | ton_rxdis | 100 | ms | Time from Rx Output Disable bit set | | Disable Assert | | | | $(value = 1b)^1$ until Rx output falls | | Time | | | | below 10% of nominal | | Rx Output | toff_rxdis | 100 | ms | Time from Rx Output Disable bit | | Disable Deassert | | | | cleared (value = $0b$ ) <sup>1</sup> until Rx | | Time | | | | output rises above 90% of nominal | | Squelch Disable | ton_sqdis | 100 | ms | This applies to Rx and Tx Squelch | | Assert Time | | | | and is the time from bit set (value | | | | | | = 0b) <sup>1</sup> until squelch functionality | | | | | | is disabled. | | Squelch Disable | toff_sqdis | 100 | ms | This applies to Rx and Tx Squelch | | Deassert Time | | | | and is the time from bit cleared | | | | | | $(value = 0b)^1$ until squelch | | | | | | functionality is enabled | | Note 1: Measured | from falling | g clock | c edge | after stop bit of write transaction | ## 7.4 Device Addressing and Operation Serial Clock (SCL): The host supplied SCL input to QSFP+ Modules is used to positive-edge clock data into each QSFP+ device and negative-edge clock data out of each device. The SCL line may be pulled low by a QSFP+ module during clock stretching. Serial Data (SDA): The SDA pin is bi-directional for serial data transfer. This pin is opendrain or open-collector driven and may be wire-ORed with any number of open-drain or open collector devices. Master/Slave: QSFP+ Modules operate only as slave devices. The host must provide a bus master for SCL and initiate all read/write communication. Device Address: Each QSFP+ is hard wired at the device address A0h. See Subclause 7.6 for memory structure within each Module. Multiple Devices per SCL/SDA: While QSFP+ Modules are compatible with point-to-point SCL/SDA, they can share a single SCL/SDA bus by using the QSFP+ ModSelL line. See Subclause 4.1.1.1, Subclause 4.1.2 and Table 3 for more information. Clock and Data Transitions: The SDA pin is normally pulled high with an external device. Data on the SDA pin may change only during SCL low time periods. Data changes during SCL high periods indicate a START or STOP condition. All addresses and data words are serially transmitted to and from the QSFP+ in 8-bit words. Every byte on the SDA line must be 8-bits long. Data is transferred with the most significant bit (MSB) first. START Condition: A high-to-low transition of SDA with SCL high is a START condition, which must precede any other command. STOP Condition: A low-to-high transition of SDA with SCL high is a STOP condition. Acknowledge: After sending each 8-bit word, the transmitter releases the SDA line for one bit time, during which the receiver is allowed to pull SDA low (zero) to acknowledge (ACK) that it has received each word. Device address bytes and write data bytes initiated by the host shall be acknowledged by QSFP+ Modules. Read data bytes transmitted by QSFP+ Modules shall be acknowledged by the host for all but the final byte read, for which the host shall respond with a STOP instead of an ACK. Memory (Management Interface) Reset: After an interruption in protocol, power loss or system reset the QSFP+ management interface can be reset. Memory reset is intended only to reset the QSFP+ Module management interface (to correct a hung bus). No other module functionality is implied. - 1) Clock up to 9 cycles. - 2) Look for SDA high in each cycle while SCL is high. - 3) Create a START condition as SDA is high Device Addressing: QSFP+ devices require an 8-bit device address word following a start condition to enable a read or write operation. The device address word consists of a mandatory sequence for the first seven most significant bits in Figure 23. This is common to all QSFP+ devices. | 1 | 0 | 1 | 0 | 0 | 0 | 0 | R/W | |-----|---|---|---|---|---|---|-----| | MSB | | | | | | | LSB | # Figure 23 – QSFP+ Device Address The eighth bit of the device address is the read/write operating select bit. A read operation is initiated if this bit is set high and a write operation is initiated if this bit is set low. Upon compare of the device address (with ModSelL in the low state) the QSFP+ Module shall output a zero (ACK) on the SDA line to acknowledge the address. ### 7.5 Read/Write Functionality # 7.5.1 QSFP+ Memory Address Counter (Read AND Write Operations) QSFP+ devices maintain an internal data word address counter containing the last address accessed during the latest read or write operation, incremented by one. The address counter is incremented whenever a data word is received or sent by the module. This address stays valid between operations as long as QSFP+ power is maintained. The address "roll over" during read and writes operations is from the last byte of the 128-byte memory page to the first byte of the same page. # 7.5.2 Read Operations (Current Address Read) A current address read operation requires only the device address read word (10100001) be sent, see Figure 24. Once acknowledged by the QSFP+, the current address data word is serially clocked out. The host does not respond with an acknowledge, but does generate a STOP condition once the data word is read. | | | <b>(</b> ) | )SFI | P+ . | ADD | R→ | | | | | | | | | | | | | | | |---|---|----------------------------|-------------|------|-----|----|---|---|---|---|------------|-----|---|-----|----|---|---|---|---|---| | Н | S | CQSFP+ ADD M S B 1 0 1 0 | | | | | L | R | | | | | | | | | | N | S | | | 0 | Т | S | | | | | | S | Ε | | | | | | | | | | А | Т | | S | А | В | M<br>S<br>B | | | | | В | А | | | | | | | | | | С | 0 | | Т | R | | M<br>S<br>B | | | | | | D | | | | | | | | | | K | Р | | | Т | | M<br>S<br>B | | | | | | | | | | | | | | | | | | | | | 1 | M<br>S<br>B | | 0 | 0 | 0 | 0 | 1 | 0 | Х | Х | Х | Х | Х | Х | Х | Х | 1 | | | Q | | | | | | | | | | А | М | | | | | | | L | | | | S | | | | | | | | | | С | S | | | | | | | S | | | | F | | | | | | | | | | K | В | | | | | | | В | | | | Р | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | <b>←</b> I | ATA | A | WOR | D→ | | | | | | Figure 24 — QSFP+ Current Address Read Operation #### 7.5.3 Read Operations (Random Read) A random read operation requires a "dummy" write operation to load in the target byte address as shown in Figure 25. This is accomplished by the following sequence: The target 8bit data word address is sent following the device address write word (10100000) and acknowledged by the QSFP+. The host then generates another START condition (aborting the dummy write without incrementing the counter) and a current address read by sending a device read address (10100001). The QSFP+ acknowledges the device address and serially clocks out the requested data word. The host does not respond with an acknowledge, but does generate a STOP condition once the data word is read. | | | < | - Q | SF | P/ | ۹DI | DR | | > | | <- | -M | ΕM | OF | RΥ | ΑD | DF | ₹-> | | | <( | วร | FΡ | Α | DE | R- | -> | | | | | | | | | | | | | |------------------|---|-------------|-----|----|----|-----|----|-------------|-------|-------------|-------------|----|----|----|----|----|----|-------------|-------------|---|----|----|----|---|----|----|-----|---|-------------|------------------------------------------------------------------------------------------------------------------|-----|----|---|----|----|----|-----|------|--------| | H<br>O<br>S<br>T | A | M<br>S<br>B | | | | | | L<br>S<br>B | WRITE | | M<br>S<br>B | | | | | | | L<br>S<br>B | | _ | _ | | | | | | LSB | D | | | | | | | | | | NACK | T<br>O | | L | | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | Х | Х | Х | Х | Х | Х | Х | Х | 0 | | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | Х | Х | Х | Х | Х | Х | Х | Х | 1 | Ш | | S<br>F<br>P | | | | | | | | | | A<br>C<br>K | | | | | | | | | A<br>C<br>K | | | | | | | | | | A<br>C<br>K | M<br>S<br>B | | | | | | | LSB | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | <e< td=""><td>)A1</td><td>ГА</td><td>W</td><td>DR</td><td>Dη</td><td>ı&gt;</td><td>•</td><td></td><td></td></e<> | )A1 | ГА | W | DR | Dη | ı> | • | | | Figure 25 — QSFP+ Random Read ### 7.5.3.1 Read Operations (Sequential Read) Sequential reads are initiated by either a current address read Figure 26 or a random address read Figure 27. To specify a sequential read, the host responds with an acknowledge (instead of a STOP) after each data word. As long as the QSFP+ receives an acknowledge, it shall serially clock out sequential data words. The sequence is terminated when the host responds with a NACK and a STOP instead of an acknowledge. | | <( | QS | F | Ρi | ΑD | )D | R | > | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |------------------|-----------------|----|---|----|----|----|-------------|---------|-------------|-------------|----|----|---|----|----|-----|-------------|-------------|-------------|-----|----|----|----|-----|-----|-------------|-----|-----------------------------------------------------------------------------------------------------------------|----|---|----|----|-----|-----|-------------|------|------------------| | H<br>O<br>S<br>T | <br>M<br>S<br>B | | | | | | L<br>S<br>B | R E A D | | | | | | | | | | A<br>C<br>K | | | | | | | | | ACK | | | | | | | | | NACK | S<br>T<br>O<br>P | | С | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | Х | х | х | Х | х | х | х | Х | 0 | х | х | х | Х | Х | х | Х | Х | 0 | х | Х | Х | х | х | Х | Х | Х | 1 | | | Q<br>S<br>F<br>P | | | | | | | | | A<br>C<br>K | M<br>S<br>B | | | | | | | L<br>S<br>B | | M<br>S<br>B | | | | | | | L<br>S<br>B | | M<br>S<br>B | | | | | | | L<br>S<br>B | | | | | | | | | | | | | | <[ | DΑ | TΑ | W | /0 | RD | ) n | > | | <[ | )AT | A١ | NC | RE | ) n | +1: | > | | <d< th=""><th>ΑT</th><th>А</th><th>wc</th><th>RI</th><th>) n</th><th>+χ:</th><th>,</th><th></th><th>П</th></d<> | ΑT | А | wc | RI | ) n | +χ: | , | | П | Figure 26 — Sequential Address Read Starting at QSFP+ Current Address | | | <- | - Q | (SF | Р | ΑE | D | R. | > | | Τ | Ţ | <- | ИΕ | М | OF | RΥ | Α | DD | R | > | Τ | T | T | < | Q. | SF | FP | Α | DD | R | > | > | T | T | | | | Γ | Τ | T | T | | | Γ | Γ | Τ | Τ | Τ | T | T | T | | | | Γ | Τ | T | T | T | | | | | | | |------------------|--------|--------|-----|-----|---|----|---|----|-------------|-----|---|--------|-------------|----|---|----|----|---|----|---|-------------|---|----|-------------|-------------|----|----|----|---|----|---|-----|----|---|-----------------|----|----|----|----|----|---|---|----|-------------|-------------|-------------|----|----|---|-----|-----|----|-----|-------------|-------------|-------------|----|----|---|-----|----|----|-----|-------------|--------|------------------| | H<br>O<br>S<br>T | A<br>R | M<br>S | ı | | | | | | L<br>S<br>B | V R | l | ŀ | M<br>S<br>B | | | | | | | | L<br>S<br>B | 1 | F | T<br>A<br>R | M<br>S<br>B | | | | | | | LSB | FE | À | | | | | | | | | | | A<br>C<br>K | | | | | | | | | | A<br>C<br>K | | | | | | | | | | A<br>C | S<br>T<br>O<br>P | | П | | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | ( | | 0 | Χ | Х | Х | Х | : | Х | Х | Х | Х | 1 | 0 | T | 1 | 0 | ŀ | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | Х | Х | Х | Х | Х | ) | ( | Х | Х | 0 | X ( | Х | Х | Х | ( ) | κ 2 | C | Х | Х | 0 | Х | Х | X | : | Χ : | Χ | Χ | Х | Х | 1 | Γ | | Q<br>S<br>F<br>P | | | | | | | | | | | A | \<br>C | | | | | | | | | | A | ٦. | | | | | | | | | | | | A <br>C <br>K | | | | | | | | | L<br>S<br>B | | N<br>S<br>B | ı | | | | | | | L<br>S<br>B | | N<br>S<br>B | | | | | | | | L<br>S<br>B | | | | | | | | Ι | Ι | Ι | Ī | | | | Ι | Ī | | | ľ | Ι | Ī | | | | Γ | Ι | Ι | Ī | | | Γ | Ι | | | | | Ι | Ī | Ī | <[ | A. | TΑ | ١V | VC | R | D | n> | > | | < | DΑ | TΑ | w | O | RD | n+ | -1> | , | | < | DA | TΑ | w | 10 | RD | n- | +x> | , | | | Figure 27 — Sequential Address Read Starting with Random QSFP+ Read #### 7.5.4 Write Operations (BYTE Write) A write operation requires an 8-bit data word address following the device address write word (10100000) and acknowledgement, see Figure 28. Upon receipt of this address, the QSFP+ shall again respond with a zero (ACK) to acknowledge and then clock in the first 8-bit data word. Following the receipt of the 8-bit data word, the QSFP+ shall output a zero (ACK) and the host master must terminate the write sequence with a STOP condition for the write cycle to begin. If a START condition is sent in place of a STOP condition (i.e. a repeated START per the 2-wire interface specification) the write is aborted and the data received during that operation is discarded. Upon receipt of the proper STOP condition, the QSFP+ enters an internally timed write cycle, tWR, to internal memory. The QSFP+ disables it's management interface input during this write cycle and shall not respond or acknowledge subsequent commands until the write is complete. Note that 2-wire interface "Combined Format" using repeated START conditions is not supported on QSFP+ write commands. Figure 28 — QSFP+ Write Byte Operation ## 7.5.5 Write Operations (Sequential Write) QSFP+'s shall support up to a 4 sequential byte write without repeatedly sending QSFP+ address and memory address information as shown in Figure 29. A "sequential" write is initiated the same way as a single byte write, but the host master does not send a stop condition after the first word is clocked in. Instead, after the QSFP+ acknowledges receipt of the first data word, the host can transmit up to three more data words. The QSFP+ shall send an acknowledge after each data word received. The host must terminate the sequential write sequence with a STOP condition or the write operation shall be aborted and data discarded. Note that 2-wire interface "combined format" using repeated START conditions is not supported on QSFP+ write commands. Figure 29 — QSFP+ Sequential Write Operation # 7.5.6 Write Operations (Acknowledge Polling) Once the QSFP+ internally timed write cycle has begun (and inputs are being ignored on the bus) acknowledge polling can be used to determine when the write operation is complete. This involves sending a START condition followed by the device address word. Only if the internal write cycle is complete shall the QSFP+ respond with an acknowledge to subsequent commands, indicating read or write operations can continue. 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 2 ## 7.6 QSFP+ Memory Map This subclause defines the Memory Map for QSFP+ Module used for serial ID, digital monitoring and certain control functions. The interface is mandatory for all QSFP+ devices. The interface has been designed largely after the XFP MSA as defined in INF-8077i Rev.4.0. The memory map has been changed in order to accommodate 4 optical channels and limit the required memory space. The single address approach as used in XFP using paging for provision of more less time critical memory content is used in order to enable time critical interactions between host and Module. The structure of the memory is shown in Figure 30. The memory space is arranged into a lower, single page, address space of 128 bytes and multiple upper address space pages. This structure permits timely access to addresses in the lower page, e.g. Interrupt Flags and Monitors. Less time critical entries, e.g. serial ID information and threshold settings, are available with the Page Select function. The structure also provides address expansion by adding additional upper pages as needed. For example, in Figure 30 upper pages 01 and 02 are optional. Upper page 01 allows implementation of Application Select Table, and upper page 02 provides user read/write space. The lower page and upper page 00 are always implemented. Page 03 is required if byte 2, bit 2 in the lower page is low. See Table 39 for details regarding declaration of optional upper pages 01 and 02. The interface address used is A0xh and is mainly used for time critical data like interrupt handling in order to enable a "one-time-read" for all data related to an interrupt situation. After an Interrupt, IntL, has been asserted, the host can read out the flag field to determine the effected channel and type of flag. Figure 30 — QSFP+ Memory Map In order to allow access to multiple QSFP+ Modules on the same 2-wire serial interface, the QSFP+ pinout includes a ModSelL pin which allows the host to select the respective Module for interaction. See Subclause 4.1.1.1 for details on ModSelL and Subclause 4.1.2 for details of the 2-Wire serial interface. Note: Reserved memory locations are to be filled with logic zeros in all bit locations for reserved bytes, and in reserved bit locations for partially specified byte locations as described in this clause. Optional bits (O) that are not being used are to be filled with 18 logic zeros. Not Applicable bits (NA) shall be filled with logic zeros. The indications of Optional (O), Required (R) and Not Applicable (NA) registers are shown in each table for the appropriate cable types. #### APPLICABLE DOCUMENTS Digital Diagnostic Monitoring Interface for Optical Modules SFF document number: SFF-8472, rev. 9.5 June 1, 2004. #### 7.6.1 Lower Memory Map The lower 128 bytes of the 2-wire serial bus address space, see Table 17, is used to access a variety of measurements and diagnostic functions, a set of control functions, and a means to select which of the various upper memory map pages are accessed on subsequent reads. This portion of the address space is always directly addressable and thus is chosen for monitoring and control functions that may need to be repeatedly accessed. The definition of Identifier field is the same as page 00h Address Byte 128. Table 17 — Lower Memory Map (A0h) | Address | Description | Туре | Passive Copper,<br>Active Copper,<br>Active Optical | Optical<br>Module | |------------------------------------------------|------------------------------------|-----------------------|-----------------------------------------------------|-------------------| | | | Read-Only | | | | 0 | O Identifier (1<br>Byte) | | R | R | | 1-2 | Status (2 Bytes) | Read-Only | See Table 18 | • | | 3-21 | Interrupt Flags (19 Bytes) | Read-Only | See Tables 19-21 | | | 22-33 | Module Monitors<br>(12 Bytes) | See Table 22 | | | | 34-81 | Channel Monitors (48 Bytes) | Read-Only | See Table 23 | | | 82-85 | Reserved (4 Bytes) | Read-Only | Reserved | | | 86-97 | Control (12 Bytes) | Read/Write | See Table 24 | | | 98-99 | Reserved (2 Bytes) | Read/Write | Reserved | | | 100-106 | Module and Channel Masks (7 Bytes) | Read/Write | See Table 25 | | | 107-118 | Reserved (12<br>Bytes) | Read/Write Read/Write | Reserved | | | 119-122 | <u> </u> | | 0 | 0 | | 123-126 Password Entry Area (optional) 4 Bytes | | Read/Write | 0 | 0 | | 127 | Page Select Byte | Read/Write | R | R | #### 7.6.1.1 Status Indicator Bits The Status Indicators are defined in Table 18. Table 18 — Status Indicators (Page 00) | Address | Bit | Name | Description | Passive<br>copper<br>Active<br>Copper<br>Active<br>Optical | Optical<br>Module | |---------|-----|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-------------------| | 1 | All | Reserved | | | | | 2 | 7 | Reserved | | | | | | 6 | Reserved | | | | | | 5 | Reserved | | | | | | 4 | Reserved | | | | | | 3 | Reserved | | | | | | 2 | Flat_mem | Upper memory flat or paged. Flat memory: 0= paging, 1= page 0 only | R | R | | | 1 | IntL | Digital state of<br>the IntL<br>Interrupt output<br>pin | 0 | R | | | 0 | Data_Not_Re<br>ady | Indicates Module has not yet achieved power up and memory data is not ready. Bit remains high until data is ready to be read at which time the device sets the bit low. | R | R | The Data\_Not\_Ready bit is high during module power up and prior to a valid suite of monitor readings. Once all monitor readings are valid, the bit is set low until the device is powered down. If the memory contents are static this bit can be always low. #### 7.6.1.2 Interrupt Flags A portion of the memory map (Bytes 3 through 21), form a flag field. Within this field, the status of LOS and Tx Fault as well as alarms and warnings for the various monitored items is reported. For normal operation and default state, the bits in this field have the value of 0b. For the defined conditions of LOS, Tx Fault, module and channel alarms and warnings, the appropriate bit or bits are set, value = 1b. Once asserted, the bits remained set (latched) until cleared by a read operation that includes the affected bit or reset by the ResetL pin. Fault bits that are cleared while the underlying fault persists MAY be immediately set again by the module. This may or may not cause the IntL to de-assert and then re-assert quickly. Hosts should be tolerant of both behaviors. The Channel Status Interrupt Flags are defined in Table 19. These flags may be masked. (See 7.6.1.6) # Table 19 — Channel Status Interrupt Flags (Page 00) | Address | Bit | Name | Description | Passive copper | Optical | |----------|-----|----------|----------------|----------------|---------| | ridaress | DIC | Ivanic | Description | Active Copper | Module | | | | | | Active Optical | Module | | 3 | 7 | L-Tx4 | Latched TX LOS | O O | 0 | | | , | LOS | indicator, | | | | | | 100 | channel 4 | | | | | 6 | L-Tx3 | Latched TX LOS | 0 | 0 | | | | LOS | indicator, | | Ŭ | | | | 100 | channel 3 | | | | | 5 | L-Tx2 | Latched TX LOS | 0 | 0 | | | | LOS | indicator, | | | | | | | channel 2 | | | | | 4 | L-Tx1 | Latched TX LOS | 0 | 0 | | | | LOS | indicator, | | | | | | | channel 1 | | | | | 3 | L-Rx4 | Latched RX LOS | 0 | 0 | | | | LOS | indicator, | | | | | | | channel 4 | | | | | 2 | L-Rx3 | Latched RX LOS | 0 | 0 | | | | LOS | indicator, | | | | | | | channel 3 | | | | | 1 | L-Rx2 | Latched RX LOS | 0 | 0 | | | | LOS | indicator, | | | | | | | channel 2 | | | | | 0 | L-Rx1 | Latched RX LOS | 0 | 0 | | | | LOS | indicator, | | | | | | | channel 1 | | | | 4 | 7-4 | Reserved | | | | | | 3 | L-Tx4 | Latched TX | 0 | R | | | | Fault | fault | | | | | | | indicator, | | | | | | | channel 4 | | | | | 2 | L-Tx3 | Latched TX | 0 | R | | | | Fault | fault | | | | | | | indicator, | | | | | | | channel 3 | | | | | 1 | L-Tx2 | Latched TX | 0 | R | | | | Fault | fault | | | | | | | indicator, | | | | | | | channel 2 | | | | | 0 | L-Tx1 | Latched TX | 0 | R | | | | Fault | fault | | | | | | | indicator, | | | | _ | 777 | , | channel 1 | | | | 5 | All | Reserved | | | | Table 20 — Module Monitor Interrupt Flags (Page 00) | Address | Bit | Name | Description | Passive copper<br>Active<br>Copper<br>Active<br>Optical | Optical Module | |---------|-----|---------------------------|---------------------------------------|---------------------------------------------------------|----------------| | 6 | 7 | L-Temp<br>High<br>Alarm | Latched high temperature alarm | 0 | R | | | 6 | L-Temp<br>Low Alarm | Latched low temperature alarm | 0 | 0 | | | 5 | L-Temp<br>High<br>Warning | Latched high temperature warning | 0 | 0 | | | 4 | L-Temp<br>Low<br>Warning | Latched low<br>temperature<br>warning | 0 | 0 | | | 3-0 | Reserved | | | | | 7 | 7 | L-Vcc<br>High<br>Alarm | Latched high supply voltage alarm | 0 | 0 | | | 6 | L-Vcc Low<br>Alarm | Latched low supply voltage alarm | 0 | 0 | | | 5 | L-Vcc<br>High<br>Warning | Latched high supply voltage warning | 0 | 0 | | | 4 | L-Vcc Low<br>Warning | Latched low supply voltage warning | 0 | 0 | | | 3-0 | Reserved | | | | | 8 | All | Vendor Spec | cific | | | The Channel Monitor Interrupt Flags are defined in Table 21. Table 21 — Channel Monitor Interrupt Flags (Page 00) 1 | Address | Bit | Name | upt Flags (Page 00) Description | Passive<br>copper<br>Active<br>Copper,<br>Active<br>Optical | Optical<br>Module | |---------|-----|--------------------------------|------------------------------------------|-------------------------------------------------------------|-------------------| | 9 | 7 | L-Rx1<br>Power High<br>Alarm | Latched high RX power alarm, channel 1 | 0 | 0 | | | 6 | L-Rx1<br>Power Low<br>Alarm | Latched low RX power alarm, channel 1 | 0 | 0 | | | 5 | L-Rx1<br>Power High<br>Warning | Latched high RX power warning, channel 1 | 0 | 0 | | | 4 | L-Rx1<br>Power Low<br>Warning | Latched low RX power warning, channel 1 | 0 | 0 | | | 3 | L-Rx2<br>Power High<br>Alarm | Latched high RX power alarm, channel 2 | 0 | 0 | | | 2 | L-Rx2<br>Power Low<br>Alarm | Latched low RX power alarm, channel 2 | 0 | 0 | | | 1 | L-Rx2<br>Power High<br>Warning | Latched high RX power warning, channel 2 | 0 | 0 | | | 0 | L-Rx2<br>Power Low<br>Warning | Latched low RX power warning, channel 2 | 0 | 0 | | 10 | 7 | L-Rx3<br>Power High<br>Alarm | Latched high RX power alarm, channel 3 | 0 | 0 | | | 6 | L-Rx3<br>Power Low<br>Alarm | Latched low RX power alarm, channel 3 | 0 | 0 | | | 5 | L-Rx3<br>Power High<br>Warning | Latched high RX power warning, channel 3 | 0 | 0 | | | 4 | L-Rx3<br>Power Low<br>Warning | Latched low RX power warning, channel 3 | 0 | 0 | | | 3 | L-Rx4<br>Power High<br>Alarm | Latched high RX power alarm, channel 4 | 0 | 0 | | | 2 | L-Rx4<br>Power low<br>Alarm | Latched low RX power alarm, channel 4 | 0 | 0 | | | 1 | L-Rx4<br>Power high<br>Warning | Latched high RX power warning, channel 4 | 0 | 0 | | | 0 | L-Rx4<br>Power low<br>warning | Latched low RX power warning, channel 4 | 0 | 0 | | 11 | 7 | L-Tx1 Bias<br>High Alarm | Latched high TX bias alarm, channel 1 | 0 | 0 | | | 6 | L-Tx1 Bias | Latched low TX | 0 | 0 | | | | 1 | 1 | , | | |-------|----------|------------|------------------|---|---| | | | Low Alarm | bias alarm, | | | | | | | channel 1 | | | | | 5 | L-Tx1 Bias | Latched high TX | 0 | 0 | | | | high | bias warning, | | | | | 1 | Warning | channel 1 | | | | | 4 | L-Tx1 Bias | Latched low TX | 0 | 0 | | | | Low | bias warning, | | | | | | Warning | channel 1 | | | | | 3 | L-Tx2 Bias | Latched high TX | 0 | 0 | | | | High Alarm | bias alarm, | | | | | | | channel 2 | | | | | 2 | L-Tx2 Bias | Latched low TX | 0 | 0 | | | | Low Alarm | bias alarm, | | | | | | | channel 2 | | | | | 1 | L-Tx2 Bias | Latched High TX | 0 | 0 | | | | High | bias warning, | | | | | | Warning | channel 2 | | | | | 0 | L-Tx2 Bias | Latched low TX | 0 | 0 | | | | Low | bias warning, | | | | | | Warning | channel 2 | | | | 12 | 7 | L-Tx3 Bias | Latched high TX | 0 | 0 | | | | High Alarm | bias alarm, | | | | | | | channel 3 | | | | | 6 | L-Tx3 Bias | Latched low TX | 0 | 0 | | | | Low Alarm | bias alarm, | | | | | | | channel 3 | | | | | 5 | L-Tx3 Bias | Latched high TX | 0 | 0 | | | | High . | bias warning, | | | | | | Warning | channel 3 | | | | | 4 | L-Tx3 Bias | Latched low TX | 0 | 0 | | | | Low | bias warning, | | | | | | Warning | channel 3 | | | | | 3 | L-Tx4 Bias | Latched high TX | 0 | 0 | | | | High | bias alarm, | | | | | | Alarm | channel 4 | | | | | 2 | L-Tx4 Bias | Latched low TX | 0 | 0 | | | | Low Alarm | bias alarm, | | | | | | | Channel 4 | | | | | 1 | L-Tx4 Bias | Latched high TX | 0 | 0 | | | | High | bias warning, | | | | | - | Warning | channel 4 | _ | _ | | | 0 | L-Tx4 Bias | Latched low TX | 0 | 0 | | | | Low . | bias warning, | | | | | L | Warning | channel 4 | | | | 13-14 | All | Reserved | Reserved channel | | | | | | | monitor flags, | | | | 45.5 | <u> </u> | | set 3 | | | | 15-16 | All | Reserved | Reserved channel | | | | | | | monitor flags, | | | | | 1 | | set 4 | | 1 | | 17-18 | All | Reserved | Reserved channel | | | | | | | monitor flags, | | | | | | | set 5 | | | | 19-21 | All | Vendor | | | | | | | Specific | | | | #### 7.6.1.3 Module Monitors Real time monitoring for the QSFP+ module include Module temperature, Module supply voltage, and monitoring for each transmit and receive channel. Channel monitoring functions are described in Subclause 7.6.1.4. Measured parameters are reported in 16-bit data fields, i.e., two concatenated bytes. These are shown in Table 22. The 16 bit-data fields allow for wide dynamic range. This is not intended to imply that a 16-bit A/D system is recommended or required in order to achieve the accuracy goals stated below. The width of the data field should not be taken to imply a given level of precision. It is conceivable that the accuracy goals herein can be achieved by a system having less than 16 bits of resolution. It is recommended that any low-order data bits beyond the system's specified accuracy be fixed at zero. Overall system accuracy and precision will be vendor dependent. To guarantee coherency of the diagnostic monitoring data, the host is required to retrieve any multi-byte fields from the diagnostic monitoring data structure by the use of a single two-byte read sequence across the 2-wire serial interface. The Module is required to insure that any multi-byte fields that are updated with diagnostic monitoring data must have this update done in a fashion that guarantees coherency and consistency of the data. In other words, the update of a multi-byte field by the Module must not occur such that a partially updated multi-byte field can be transferred to the host. Also, the Module shall not update a multi-byte field within the structure during the transfer of that multi-byte field to the host, such that partially updated data would be transferred to the host. Accuracy requirements specified below shall apply to the operating signal range specified in the relevant standard. The manufacturer's specification should be consulted for more detail on the conditions under which the accuracy requirements are met. Measurements are calibrated over vendor specified operating temperature and voltage and should be interpreted as defined below. Alarm and warning threshold values should be interpreted in the same manner as real time 16-bit data. Internally measured Module temperature are represented as a 16-bit signed twos complement value in increments of 1/256 degrees Celsius, yielding a total range of -128C to +128C that is considered valid between -40 and +125C. Temperature accuracy is vendor specific but must be better than $\pm 3$ degrees Celsius over specified operating temperature and voltage. Please see vendor specification for details on location of temperature sensor. Internally measured Module supply voltage are represented as a 16-bit unsigned integer with the voltage defined as the full 16 bit value (0 - 65535) with LSB equal to 100 uVolt, yielding a total measurement range of 0 to +6.55 Volts. Practical considerations to be defined by Module manufacturer will tend to limit the actual bounds of the supply voltage measurement. Accuracy is vendor specific but must be better than $\pm 3\%$ of the manufacturer's nominal value over specified operating temperature and voltage. Table 22 — Module Monitoring Values (Page 00) | - Wiodule | · Module Monitoring values (Fage 00) | | | | | | | | | |-----------|--------------------------------------|-----------------------|-------------------------------------------|-----------------------------------------------------------|-------------------|--|--|--|--| | Address | Bit | Name | Description | Passive copper,<br>Active<br>Copper,<br>Active<br>Optical | Optical<br>Module | | | | | | 22 | All | Temperature<br>MSB | Internally measured module temperature | 0 | R | | | | | | 23 | All | Temperature LSB | | 0 | R | | | | | | 24-25 | All | Reserved | | | | | | | | | 26 | All | Supply<br>Voltage MSB | Internally measured module supply voltage | 0 | 0 | | | | | | 27 | All | Supply<br>Voltage LSB | | 0 | 0 | | | | | | 28-29 | All | Reserved | | | | | | | | | 30-33 | All | Vendor Specif: | ic | | | | | | | #### 7.6.1.4 Channel Monitoring Real time channel monitoring is for each transmit and receive channel and includes optical input power and Tx bias current. Module monitoring functions are described in Subclause 7.6.1.3. Measurements are calibrated over vendor specified operating temperature and voltage and should be interpreted as defined below. Alarm and warning threshold values should be interpreted in the same manner as real time 16-bit data. Table 23 defines the Channel Monitoring. Measured TX bias current is in mA and are represented as a 16-bit unsigned integer with the current defined as the full 16 bit value (0 - 65535) with LSB equal to 2 uA, yielding a total measurement range of 0 to 131 mA. Accuracy is vendor specific but must be better than ±10% of the manufacturer's nominal value over specified operating temperature and voltage. Measured RX received optical power is in mW and can represent either average received power or OMA depending upon how bit 3 of byte 220 (upper memory page 00h) is set. Represented as a 16 bit unsigned integer with the power defined as the full 16 bit value (0 - 65535) with LSB equal to 0.1 uW, yielding a total measurement range of 0 to 6.5535 mW (~-40 to +8.2 dBm). Absolute accuracy is dependent upon the exact optical wavelength. For the vendor specified wavelength, accuracy shall be better than ±3 dB over specified temperature and voltage. This accuracy shall be maintained for input power levels up to the lesser of maximum transmitted or maximum received optical power per the appropriate standard. It shall be maintained down to the minimum transmitted power minus cable plant loss (insertion loss or passive loss) per the appropriate standard. Absolute accuracy beyond this minimum required received input optical power range is vendor specific. Table 23 — Channel Monitoring Values (Page 00) | - Channel Monitoring Values (Page 00) | | | | | | | | | | |---------------------------------------|-----|------------------|-----------------------------------------------|-------------------------------------------------------|-------------------|--|--|--|--| | Addres | Bit | Name | Description | Passive copper,<br>Active Copper<br>Active<br>Optical | Optical<br>Module | | | | | | 34 | All | Rx1 Power<br>MSB | Internally measured RX input power, channel 1 | 0 | 0 | | | | | | 35 | All | Rx1 Power<br>LSB | | 0 | 0 | | | | | | 36 | All | Rx2 Power<br>MSB | Internally measured RX input power, channel 2 | 0 | 0 | | | | | | 37 | All | Rx2 Power | | 0 | 0 | | | | | | 38 | All | Rx3 Power<br>MSB | Internally measured RX input power, channel 3 | 0 | 0 | | | | | | 39 | All | Rx3 Power<br>LSB | | 0 | 0 | | | | | | 40 | All | Rx4 Power<br>MSB | Internally measured RX input power, channel 4 | 0 | 0 | | | | | | 41 | All | Rx4 Power<br>LSB | | 0 | 0 | | | | | | 42 | All | Tx1 Bias<br>MSB | Internally measured TX bias, channel 1 | 0 | 0 | | | | | | 43 | All | Tx1 Bias<br>LSB | | 0 | 0 | | | | | | 44 | All | Tx2 Bias<br>MSB | Internally measured TX bias, channel 2 | 0 | 0 | | | | | | 45 | All | Tx2 Bias<br>LSB | | 0 | 0 | | | | | | 46 | All | Tx3 Bias<br>MSB | Internally measured TX bias, channel 3 | 0 | 0 | | | | | | 47 | All | Tx3 Bias<br>LSB | | 0 | 0 | | | | | | 48 | All | Tx4 Bias<br>MSB | Internally measured TX bias, channel 4 | 0 | 0 | | | | | | 49 | All | Tx4 Bias<br>LSB | | 0 | 0 | | | | | | 50-57 | | Reserved c | hannel monitor set | 3 | | | | | | | 58-65 | | Reserved cl | hannel monitor set | 4 | | | | | | | 66-81 | | Vendor Spe | cific | | | | | | | | | • | | | | | | | | | # 7.6.1.5 Control Bytes Control Bytes are defined in Table 24. These bytes are intended to be written by the host. 5 # Table 24 — Control Bytes (Page 00) | Address | Bit | Name | Description | Passive | Optical | |---------|-----|-------------------------|--------------------------------------------------------------------------|---------|---------| | | | | | Copper | Module | | | | | | Active | | | | | | | Copper | | | | | | | Active | | | | | | | Optical | | | 86 | 7-4 | Reserved | <u> </u> | Optical | | | | 3 | Tx4 Disable | Read/Write bit that allows software | 0 | R | | | | | disable of transmitters <sup>1</sup> | | | | | 2 | Tx3 Disable | Read/Write bit that allows software disable of transmitters <sup>1</sup> | 0 | R | | | 1 | Tx2 Disable | Read/Write bit that allows software disable of transmitters <sup>1</sup> | 0 | R | | | 0 | Tx1 Disable | Read/Write bit that allows software disable of transmitters <sup>1</sup> | 0 | R | | 87 | 7/6 | Rx4_Rate_select | Software rate select. Rx Channel 4 MSB/LSB | 0 | 0 | | | 5/4 | Rx3_Rate_select | Software rate select. Rx Channel 3 MSB/LSB | 0 | 0 | | | 3/2 | Rx2_Rate_select | Software rate select. Rx Channel 2 MSB/LSB | 0 | 0 | | | 1/0 | Rx1_Rate_select | Software rate select. Rx Channel 1 MSB/LSB | 0 | 0 | | 88 | 7/6 | Tx4_Rate_select | Software rate select. Tx Channel 4 MSB/LSB | 0 | 0 | | | 5/4 | Tx3_Rate_select | Software rate select. Tx Channel 3 MSB/LSB | 0 | 0 | | | 3/2 | Tx2_Rate_select | Software rate select. Tx Channel 2<br>MSB/LSB | 0 | 0 | | | 1/0 | Tx1_Rate_select | Software rate select. Tx Channel 1 MSB/LSB | 0 | 0 | | 89 | All | Rx4_Application_Select | Software Application Select per SFF-8078, Rx Channel 4 | 0 | 0 | | 90 | All | Rx3_Application_Select | Software Application Select per SFF-8078, Rx Channel 3 | 0 | 0 | | 91 | All | Rx2_Application_Select | Software Application Select per SFF-8078, Rx Channel 2 | 0 | 0 | | 92 | All | Rx1_Application_Select | | 0 | 0 | | 93 | 2-7 | Reserved | | • | | | 93 | 1 | Power set | Power set to Low Power Mode Default 0 | R | R | | 93 | 0 | Power override | Override LP mode signal; power mode set via software; Default 0 | R | R | | 94 | All | Tx4_Application_Select | Software application per SFF-8079, Tx Channel 4 | 0 | 0 | | 95 | All | Tx3_Application_Select | Software application per SFF-8079, Tx Channel 3 | 0 | 0 | | 96 | All | Tx2_Application_Select | Software application per SFF-8079, Tx Channel 2 | 0 | 0 | | 97 | All | Tx1_Application_Select | Software application per SFF-8079, Tx Channel 1 | 0 | 0 | | 98-99 | All | Reserved | | · · | | | | | ' disables the laser of | the channel | | | If software Rate Select is not implemented, the Module ignores the value of Rate Select bits. The registers read all "0"s upon power-up. #### 7.6.1.6 Module and Channel Masks The host system may control which flags result in an interrupt (IntL) by setting high individual bits from a set of masking bits in bytes 100-104 for module flags, and bytes 242-253 of page 03h for channel flags. These are described in Table 25 and Table 48. A 1 value in a masking bit prevents the assertion of the hardware IntL pin by the corresponding latched flag bit. Masking bits are volatile and startup with all unmasked (masking bits 0). The mask bits may be used to prevent continued interruption from on-going conditions, which would otherwise continually reassert the hardware IntL pin. A mask bit is required (indicated by C for Conditional) whenever the associated flag bit is implemented. # Table 25 — IntL Masking Bits for Module and Channel Status Interrupts (Page 00) | Address | Bit | Name | Description | Linear/Passive | Optical | | |---------|---------------------|--------------------|-----------------------------------------------|----------------|----------|--| | | | | | Active Copper, | Module | | | | | | | Active Optical | | | | 100 | 7 | M-Tx4 LOS | Masking bit for TX LOS | C | С | | | 100 | | 11 1111 200 | indicator, channel 4 | | | | | | 6 | M-Tx3 LOS | Masking bit for TX LOS | С | С | | | | | 11 1110 1100 | indicator, channel 3 | | | | | | 5 | M-Tx2 LOS | Masking bit for TX LOS | С | С | | | | | 11 122 100 | indicator, channel 2 | | | | | | 4 | M-Tx1 LOS | Masking bit for TX LOS | С | С | | | | 1 | M IXI LOO | indicator, channel 1 | | | | | | 3 | M-Rx4 LOS | Masking bit for RX LOS | С | С | | | | 3 | M NAT LOO | indicator, channel 4 | | | | | | 2 | M-Rx3 LOS | Masking bit for RX LOS | С | C | | | | | M NAS LOS | indicator, channel 3 | | | | | | 1 | M-Rx2 LOS | Masking bit for RX LOS | С | С | | | | | M NAZ 105 | indicator, channel 2 | | | | | | 0 | M-Rx1 LOS | Masking bit for RX LOS | С | С | | | | | M-KXI LOS | indicator, channel 1 | C | | | | 101 | 7-4 | Reserved | indicator, channer i | | | | | 101 | 3 | M-Tx4 | Masking bit for TX fault | С | R | | | | 3 | M-1X4<br>Fault | indicator, channel 4 | C | K | | | | | rault | indicator, channel 4 | | | | | | 2 | M-Tx3 | Masking bit for TX fault | С | D | | | | 2 | Fault | | C | R | | | | 1 | M-Tx2 | indicator, channel 3 Masking bit for TX fault | С | D | | | | 1 | Fault | indicator, channel 2 | C | R | | | | 0 | M-Tx1 | Masking bit for TX fault | C | D | | | | 0 | M-TXI<br>Fault | | C | R | | | 102 | All | Reserved | indicator, channel 1 | | | | | | | | Maralakan laka Gan lakah | | 1 2 | | | 103 | 7 | M-Temp | Masking bit for high | С | С | | | | | High | Temperature alarm | | | | | | 6 | Alarm | Maralaina lait Ganalana | | 2 | | | | 6 | M-Temp | Masking bit for low | С | С | | | | 5 | Low Alarm | Temperature alarm | С | С | | | | 5 | M- Temp | Masking bit for high | C | C | | | | | High | Temperature warning | | | | | | 1 | Warning | Maghing bit for los | C | | | | | 4 | M-Temp<br>Low | Masking bit for low | С | C | | | | | Low<br> Warning | Temperature warning | | | | | | 3-0 | Reserved | | | | | | 104 | 7 | | Magking bit for bigh Was | С | С | | | 104 | / | M-Vcc | Masking bit for high Vcc alarm | | | | | | | High | ататш | | | | | | 6 | alarm<br>M-Vcc Low | Masking bit for low Vcc | C | C | | | | Ö | | alarm | | | | | | 5 | alarm | Masking bit for high Vcc | C | С | | | | ر | M-Vcc | Masking bit for high vcc<br> warning | | | | | | | High | warning | | | | | | 1 | Warning | Maghing hit for low War | C | C . | | | | 4 | M-Vcc Low | Masking bit for low Vcc | C | С | | | | 2 0 | Warning | warning | | <u> </u> | | | 105 106 | 3-0 | Reserved | -: E: - | | | | | 105-106 | All Vendor Specific | | | | | | ## 7.6.1.7 Rate Select (Byte 87-88) Rate Select is an optional control used to limit the receiver bandwidth for compatibility with multiple data rates (most likely Fibre Channel). In addition, rate selection allows the transmitter to be fine tuned for specific data rate transmissions. The Module may: - a) Provide no support for rate selection - b) Rate selection using extended rate select - c) Rate selection with application select tables ### 7.6.1.7.1 No Rate Selection Support When no rate selection is supported, (page 00h, byte 221, bits 2 and 3) have a value of 0 and Options (page 00h, byte 195, bit 5) have a value of 0. Lack of implementation does not indicate lack of simultaneous compliance with multiple standard rates. Compliance with particular standards should be determined from Module Values (See Table 33). #### 7.6.1.7.2 Extended Rate Selection When (page 00h, byte 221, bits 2 and 3) have the values of 0 and 1 respectively and at least one of the bits in the Extended Rate Compliance byte (page 00h, byte 141) have a value of one, the module supports extended rate select. Extended rate selection has reserved two bits per channel in the Rxn\_Rate\_Select (byte 87) and two bits per channel in the Txn\_Rate\_Select (byte 88) to denote up to four rates. Table 26 defines the functionality when bit 0 of byte 141 is 1. All other values of Extended Rate Compliance byte are reserved. Table 26 — Functionality of byte 87 and 88: xN\_Rate\_Select with Extended Rate selection Page (00) | I dilotionality of | byte or and e | o. XII_I\atc_ocicot II | Till Exteriord Nate Scied | tion rage (oo) | |-----------------------------|---------------------------------|--------------------------------------------------|---------------------------------------------------|-------------------| | xN_Rate_Select<br>msb Value | xN-<br>Rate_Select<br>Isb Value | Description | Linear/PassiveActive<br>Copper, Active<br>Optical | Optical<br>Module | | 0 | 0 | Optimized for data rates less than 2.2Gb/s | 0 | 0 | | 0 | 1 | Optimized for data rates from 2.2 up to 6.6 Gb/s | 0 | 0 | | 1 | 0 | Optimized for 6.6 Gb/s data rates and above | 0 | 0 | | 1 | 1 | Reserved | | | ## 7.6.1.7.3 Rate Selection Using Application Select Tables Application Select(byte 89) maximizes compatibility with SFF-8079 Part 2 for Modules that are SFF-8472 compliant. When the Rate Select declaration bits (page 00h, byte 221, bits 2 and 3) have the values of 1 and 0 respectively, the Application Select method defined in Page 01h is used (see Subclause 7.6.3). The host reads the entire application select table on page 01h to determine the capabilities of the Module. The host controls each channel separately by writing a Control Mode and Table Select (TS) byte to bytes 89-92 and bytes 94-97. The bits of the Rx\_Application Select and the Tx Application Select registers are defined in Table 27. # Table 27--Definition of Application Select (Bytes 89 to 92 and Bytes 94 to 97) (Page 00) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|-------|--------|----|---|---|---| | Contro | l Mode | Table | Select | TS | | | | SFF-8436 Rev 3.6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 Control Mode defines the application control mode. Table Select selects module behavior from the AST among 63 possibilities (000000 to 111110). Note that (111111) is invalid. Table 28 — Detailed Description of Control Mode (Page 00) | Bit 7 | Bit 6 | Function | Address 87, 88 | Table Select | |-------|------------|-------------------------|-----------------------------------------------------|-----------------------------------| | | | | Control | Control | | 0 | 0 | Extended rate selection | LSB and MSB are used according to declaration bits. | Ignored | | 1 | Don't care | Application select | Ignored | field points<br>to<br>application | Note: Default values for control mode is 0,0 and is volatile memory. ## 7.6.1.8 Password Entry and change Bytes 119-126 are reserved for an optional password entry function. The Password entry bytes are write only and will be retained until power down, reset, or rewritten by host. This function may be used to control read/write access to vendor specific page 02h. Additionally, module vendors may use this function to implement write protection of Serial ID and other QSFP+ read only information. Passwords may be supplied to and used by Host manufacturers to limit write access in the User EEPROM Page 02h. Password access shall not be required to access QSFP+ defined data in the lower memory page 00h or in upper pages 00h, 02h and 03h. Note that multiple module manufacturer passwords may be defined to allow selective access to read or write to various sections of memory as allowed above. Host manufacturer and module manufacturer passwords shall be distinguished by the high order bit (bit 7, byte 123). All host manufacturer passwords shall fall in the range of 00000000h to 7FFFFFFFh, and all module manufacturer passwords in the range of 80000000h to FFFFFFFFh. Host manufacturer passwords shall be initially set to 00001011h in new modules. Host manufacturer passwords may be changed by writing a new password in bytes 119-122 when the correct current Host manufacture password has been entered in 123-126, with the high order bit being ignored and forced to a value of 0 in the new password. The password entry field shall be set to 00000000h on power up and reset. ## 7.6.2 Upper Memory Map Page 00h Page 00h consists of the Serial ID and is used for read only identification information. The Serial ID is divided into the Base\_ID Fields, Extended ID Fields and Vendor Specific ID Fields. The format of the Serial ID Memory Map is shown in Table 29. # Table 29 — Serial ID: Data Fields (Page 00) | Address | Size | Name | Description of Base ID | Passive | Optical | |---------|----------|----------------|------------------------------|----------|----------| | naaress | (Byt | Ivanic | Field | Copper | Module | | | es) | | | Active | Hoddie | | | (5) | | | Copper, | | | | | | | Active | | | | | | | Optical | | | Base ID | | | | Optical | | | fields | | | | | | | 128 | 1 | Identifier | Identifier Type of serial | R | R | | | | | Module | | | | 129 | 1 | Ext. | Extended Identifier of | R | R | | | | Identifier | Serial Module | | | | 130 | 1 | Connector | Code for connector type | R | R | | 131-138 | 8 | Specification | Code for electronic | R | R | | | | compliance | compatibility or optical | | | | | | | compatibility | | | | 139 | 1 | Encoding | Code for serial encoding | R | R | | | 1 | | algorithm | | | | 140 | 1 | BR, nominal | Nominal bit rate, units | R | R | | | <u> </u> | | of 100 MBits/s | | | | 141 | 1 | Extended | Tags for extended rate | R | R | | | | rateselect | select compliance | | | | | | Compliance | | | | | 142 | 1 | Length (SMF) | Link length supported for | R | R | | | | | SMF fiber in km (note 1) | | | | 143 | 1 | Length (OM3 50 | Link length supported for | R | R | | | | um) | EBW $50/125$ um fiber (OM3), | | | | | | | units of 2m (note 1) | | | | 144 | 1 | Length (OM2 50 | Link length supported for | R | R | | | | um) | 50/125 um fiber (OM2), | | | | | | | units of 1m (note 1) | | | | 145 | 1 | Length (OM1 | Link length supported for | R | R | | | | 62.5 um) | 62.5/125 um fiber (OM1), | | | | | | | units of 1m (note 1) | | | | 146 | 1 | Length | Link length of copper or | R | R | | | | (Copper) | active cable, units of 1 m | | | | | | | (note 1)Link length | | | | | | | supported for 50/125 um | | | | | | | fiber (OM4), units of 2 m) | | | | | | | when Byte 147 declares 850 | | | | | | | nm VCSEL as defined in | | | | | | | Table 37 | | <u> </u> | | 147 | 1 | Device tech | Device technology | R | R | | 148-163 | 16 | Vendor name | QSFP+ vendor name(ASCII) | R | R | | 164 | 1 | Extended | Extended Module codes for | R | R | | 165 45- | 1 | Module | InfiniBand | <u> </u> | 1- | | 165-167 | 3 | Vendor OUI | QSFP+ vendor IEEE company ID | R | R | | 168-183 | 16 | Vendor PN | Part number provided by | R | R | | | | | QSFP+ vendor(ASCII) | | | | 184-185 | 2 | Vendor rev | Revision level for part | R | R | | | | | number provided by | | | | | 1 | | vendor(ASCII) | | | | 186-187 | 2 | Wave length | Nominal laser wavelength | R | R | | | | or Copper | (wavelength=value/20 in | | | |----------|--------|----------------------|------------------------------------------|----|-----| | | | cable<br>Attenuation | nm) or copper cable attenuation in dB at | | | | | | | 2.5GHz (Adrs 186) and | | | | | | | 5.0GHz (Adrs 187) | | | | 188-189 | 2 | Wavelength | Guaranteed range of laser | R | R | | | | tolerance | wavelength(+/- value) from | | | | | | | nominal | | | | | | | wavelength. (wavelength | | | | 1.00 | 1 | 26 | Tol.=value/200 in nm) | | - | | 190 | 1 | Max case | Maximum case temperature | R | R | | 1.01 | 1 | temp. | in degrees C Check code for base ID | R | | | 191 | 1 | CC_BASE | fields (addresses 128-190) | R | R | | Extended | TD fi | olda | Tieras (addresses 126-190) | | | | Extended | ID II | eras | | | | | 192-195 | 4 | Options | Rate Select, TX Disable, | R | R | | | | | TX Fault, LOS, Warning | | | | | | | indicators for: | | | | | | | Temperature, VCC, RX | | | | | | | power, TX Bias | | | | 196-211 | 16 | Vendor SN | Serial number provided by | R | R | | | | | vendor (ASCII) | | | | 212-219 | 8 | Date Code | Vendor's manufacturing | R | R | | | | | date code | | | | 220 | 1 | Diagnostic | Indicates which types of | R | R | | | | Monitoring | diagnostic monitoring are | | | | | | Type | implemented (if any) in | | | | | | | the Module. Bit 1,0 | | | | | | | Reserved | | | | 221 | 1 | Enhanced | Indicates which optional | R | R | | | | Options | enhanced features are | | | | 222 | 1 | Reserved | implemented in the Module. | | | | 223 | 1 | CC EXT | Check code for the | R | R | | 440 | 1 | | Extended ID Fields | 11 | 11 | | | | | (addresses 192-222) | | | | Vendor S | pecifi | c ID Fields | 1 (200200 1)2 222/ | l | l . | | TCHAOL D | PGCTTT | C ID FICIUS | | | | | | | | | | | Note 1: A value of zero means that the Module does not support the specified technology or that the length information must be determined from the Module technology ## 7.6.2.1 Identifier (Address 128) The identifier value specifies the physical device described by the serial information. This value shall be included in the serial data. The defined identifier values are shown in Table 30. The QSFP+ Module shall use the identifier ODh. # Table 30 — Identifier Values (Address 128) (Page 00) | Value | Description of Physical device | | | |---------|------------------------------------------|--|--| | 00h | Unknown or unspecified | | | | 01h | GBIC | | | | 02h | Module/connector soldered to motherboard | | | | 03h | SFP | | | | 04h | 300 pin XBI | | | | 05h | XENPAK | | | | 06h | XFP | | | | 07h | XFF | | | | 08h | XFP-E | | | | 09h | XPAK | | | | 0Ah | X2 | | | | 0Bh | DWDM-SFP | | | | 0Ch | QSFP | | | | 0 Dh | QSFP+ | | | | 0Eh-7Fh | Reserved | | | | 80-FFh | Vendor Specific | | | ## 7.6.2.2 Extended Identifier (Address 129) The extended identifier provides additional information about the basic Module types such as whether the Module contains a CDR function and identifies the power consumption class it belongs to. # Table 31 — Extended Identifier Values (Address 129) (Page 00) | Bit | Description of Device Type | | | | | |-----|--------------------------------------------------------|--|--|--|--| | 7-6 | 00: Power Class 1 Module (1.5W max. Power consumption) | | | | | | | 01: Power Class 2 Module (2.0W max. Power consumption) | | | | | | | 10: Power Class 3 Module (2.5W max. Power consumption) | | | | | | | 11: Power Class 4 Module (3.5W max. Power consumption) | | | | | | 5 | Reserved | | | | | | 4 | 0: No CLEI code present in Page 02h | | | | | | | 1: CLEI code present in Page 02h | | | | | | 3 | 0: No CDR in TX , 1: CDR present in TX | | | | | | 2 | 0: No CDR in RX , 1: CDR present in RX | | | | | | 1-0 | Reserved | | | | | ## 7.6.2.3 Connector (Address 130) The Connector value indicates the external connector provided on the interface. This value shall be included in the serial data. The defined connector values are shown in Table 32. Note that 01h - 0Bh are not QSFP+ compatible, and are included for compatibility with other standards. 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 6 7 Table 32 — Connector Values (Address 130) (Page 00) | Value | Description of Connector | | | |---------|-----------------------------|--|--| | 00h | Unknown or unspecified | | | | 01h | SC | | | | 02h | FC Style 1 copper connector | | | | 03h | FC Style 2 copper connector | | | | 04h | BNC/TNC | | | | 05h | FC coax headers | | | | 06h | Fiberjack | | | | 07h | LC | | | | 08h | MT-RJ | | | | 09h | MU | | | | 0Ah | SG | | | | 0Bh | Optical Pigtail | | | | 0Ch | MPO | | | | 0D-1Fh | Reserved | | | | 20h | HSSDC II | | | | 21h | Copper pigtail | | | | 22h | RJ45 | | | | 23h | No separable connector | | | | 24h-7Fh | Reserved | | | | 80-FFh | Vendor specific | | | ## 7.6.2.4 Specification compliance (Address 131-138) The following bit significant indicators define the electronic or optical interfaces that are supported by the QSFP+ Module. For Fibre Channel QSFP+s, the Fibre Channel speed, transmission media, transmitter technology, and distance capability shall all be indicated. Table 33 — Specification compliance (Address 131-138) (Page 00) | Specification compliance (Address | 131-1 | July (i age vu) | |-----------------------------------|-------|---------------------------------| | Address | Bit | Description of Module data | | 10/40G Ethernet Compliance Code | | | | 131 | 7 | Reserved | | 131 | 6 | 10GBASE-LRM | | 131 | 5 | 10GBASE-LR | | 131 | 4 | 10GBASE-SR | | 131 | 3 | 40GBASE-CR4 | | 131 | 2 | 40GBASE-SR4 | | 131 | 1 | 40GBASE-LR4 | | 131 | 0 | 40G Active Cable (XLPPI) | | SONET Compliance codes | U | 40G ACCIVE CADIE (ALPFI) | | 132 | 7 1 | De como d | | | 7-4 | Reserved | | 132 | 3 | 40G OTN (OTU3B/OTU3C) | | 132 | 2 | OC 48, long reach | | 132 | 1 | OC 48, intermediate reach | | 132 | 0 | OC 48 short reach | | SAS/SATA compliance codes | | | | 133 | 7,6 | Reserved SAS | | 133 | 5 | SAS 6.0G | | 133 | 4 | SAS 3.0G | | Gigabit Ethernet Compliant codes | | | | 134 | 3 | 1000BASE-T | | 134 | 2 | 1000BASE-CX | | 134 | 1 | 1000BASE-LX | | 134 | 0 | 1000BASE-SX | | Fibre Channel link length/Transmi | · | | | 135 | 7 | Very long distance (V) | | 135 | 6 | Short distance (S) | | | 5 | | | 135 | | Intermediate distance (I) | | 135 | 4 | Long distance (L) | | 135 | 3 | Medium (M) | | 135 | 2 | Reserved | | 135 | 1 | Longwave laser (LC) | | 135 | 0 | Electrical inter-enclosure (EL) | | 136 | 7 | Electrical intra-enclosure | | 136 | 6 | Shortwave laser w/o OFC (SN) | | 136 | 5 | Shortwave laser w OFC (SL) | | 136 | 4 | Longwave Laser (LL) | | 136 | 0-3 | Reserved | | Fibre Channel transmission media | | | | 137 | 7 | Twin Axial Pair (TW) | | 137 | 6 | Shielded Twisted Pair (TP) | | 137 | 5 | Miniature Coax (MI) | | 137 | 4 | Video Coax (TV) | | 137 | 3 | Multi-mode 62.5m (M6) | | 137 | 2 | Multi-mode 50m (M5) | | 137 | 1 | Multi-mode 50um (OM3) | | 137 | 0 | Single Mode (SM) | | | U | Single Mode (SM) | | Fibre Channel Speed | 7 | 1000 March - 10 | | 138 | 7 | 1200 Mbytes/Sec | | 138 | 6 | 800 Mbytes/Sec | | 138 | 5 | 1600 Mbytes/Sec | | 138 | 4 | 400 Mbytes/Sec | | 138 | 3,1 | Reserved | | 138 | 2 | 200 Mbytes/Sec | | 138 | 0 | 100 Mbytes/Sec | | <u> </u> | • | | #### 7.6.2.5 Encoding (Address 139) The encoding value indicates the serial encoding mechanism that is the nominal design target of the particular QSFP+ Module. The value shall be contained in the serial data. The defined encoding values are shown in Table 34. Table 34 — Encoding Values (Address 139) (Page 00) | | (. a.g) | |---------|-----------------------------------| | Code | Description of encoding mechanism | | 00h | Unspecified | | 01h | 8B10B | | 02h | 4B5B | | 03h | NRZ | | 04h | SONET Scrambled | | 05h | 64B66B | | 06h | Manchester | | 07h-FFh | Reserved | #### 7.6.2.6 BR, nominal (Address 140) The nominal bit rate (BR, nominal) is specified in units of 100 Megabits per second, rounded off to the nearest 100 Megabits per second. The bit rate includes those bits necessary to encode and delimit the signal as well as those bits carrying data information. A value of 0 indicates that the bit rate is not specified and must be determined from the Module technology. The actual information transfer rate will depend on the encoding of the data, as defined by the encoding value. #### 7.6.2.7 Extended RateSelect Compliance (Address 141) The Extended RateSelect Compliance field is used to allow a single QSFP+ Module the flexibility to comply with single or multiple Extended RateSelect definitions. A definition is indicated by presence of a "1" in the specified bit tag position. If exclusive, non-overlapping bit tag definitions are used, Page 00h, byte 141 will allow compliance to 8 (1-8) distinct multi-rate definitions. Table 35 — Extended RateSelect Compliance Tag Assignment (Address 141) (Page 00) | Address | Bits | Description | |---------|------|-------------------------------------------------| | 141 | 7-1 | Reserved | | 141 | 0 | QSFP+ Rate Select Version 1. This functionality | | | | is different from SFF-8472 and SFF-8431. | Note: Further details of the use of this field can be found in Subclause 7.6.1.7. #### 7.6.2.8 Length (Standard SM Fiber)-km (Address 142) Addition to EEPROM data from original GBIC definition. This value specifies the link length that is supported by the QSFP+ Module while operating in compliance with the applicable standards using single mode fiber. Supported link length is as specified in the SFF 8074i standard. The value is in units of kilometers. A value of zero means that the Module does not support single mode fiber or that the length information must be determined from the Module technology. For all direct attach cable assemblies, including active optical cables the value shall be zero. #### 7.6.2.9 Length (OM3) (Address 143) This value specifies the link length that is supported by the QSFP+ Module while operating in compliance with the applicable standards using 2000 MHZ\*km (850 nm) extended bandwidth 50 micron core multimode fiber. The value is in units of 2 meters. A value of zero means that the Module does not support OM3 fiber or that the length information must be determined from 10 11 12 13 20 25 26 27 28 29 30 31 32 33 34 35 36 37 38 40 41 42 43 39 the Module technology. For all direct attach cable assemblies, including active optical cables the value shall be zero. #### 7.6.2.10 Length (OM2) (Address 144) This value specifies the link length that is supported by the QSFP+ Module while operating in compliance with the applicable standards using 500 MHz\*Km (850 nm and 1310 nm) 50 micron multi-mode fiber. The value is in units of 1 meter. A value of zero means that the Module does not support OM2 fiber or that the length information must be determined from the Module technology. For all direct attach cable assemblies, including active optical cables the value shall be zero. #### 7.6.2.11 Length (OM1) (Address 145) This value specifies the link length that is supported by the QSFP+ Module while operating in compliance with the applicable standards using 200 MHz\*Km (850 nm) and 500 MHz\*Km (1310 nm) 62.5 micron multi-mode fiber. The value is in units of 1 meter. A value of zero means that the Module does not support OM1 fiber or that the length information must be determined from the Module technology. For all direct attach cable assemblies, including active optical cables the value shall be zero. #### 7.6.2.12 Cable Assembly Length (Copper or active cable) (Address 146) This value specifies the link length of the Cable assembly passive The value is in units of 1 meter. Link length is as specified in the INF 8074. Link lengths less than 1 meter shall indicate 1 meter. A value of zero means that the Module is not a cable assemblyor that the length information must be determined from the Module technology. A value of 255 means that the Module supports a link length greater than 254 m. #### 7.6.2.13 Device Tech (Address 147) The technology used in the device is described in Table 36 and Table 37. The top 4 bits of the Device Tech byte describe the device technology used. The lower four bits (bits 7-4) of the Device Tech byte are used to describe the transmitter technology. ### Table 36 — Description of Device Technology (Address 147) (Page 00) | Bits | Description of Physical device | | | | | | | | | | |------|--------------------------------|--|--|--|--|--|--|--|--|--| | 7-4 | Transmitter technology | | | | | | | | | | | 3 | 0: No wavelength control | | | | | | | | | | | | 1: Active wavelength control | | | | | | | | | | | 2 | 0: Uncooled transmitter device | | | | | | | | | | | | 1: Cooled transmitter | | | | | | | | | | | 1 | 0: Pin detector | | | | | | | | | | | | 1: APD detector | | | | | | | | | | | 0 | 0: Transmitter not tunable | | | | | | | | | | | | 1: Transmitter tunable | | | | | | | | | | ## Table 37 — Transmitter Technology (Address 147 bits 7-4) (Page 00) | Value | Description of physical device | |-------|-----------------------------------------------------------| | 0000b | 850 nm VCSEL | | 0001b | 1310 nm VCSEL | | 0010b | 1550 nm VCSEL | | 0011b | 1310 nm FP | | 0100b | 1310 nm DFB | | 0101b | 1550 nm DFB | | 0110b | 1310 nm EML | | 0111b | 1550 nm EML | | 1000b | Others | | 1001b | 1490 nm DFB | | 1010b | Copper cable unequalized | | 1011b | Copper cable passive equalized | | 1100b | Copper cable, near and far end limiting active equalizers | | 1101b | Copper cable, far end limiting active equalizers | | 1110b | Copper cable, near end limiting active equalizers | | 1111b | Copper cable, linear active equalizers | ## #### 7.6.2.14 Vendor Name (Address 148-163) The vendor name is a 16 character field that contains ASCII characters, left-aligned and padded on the right with ASCII spaces (20h). The vendor name shall be the full name of the corporation, a commonly accepted abbreviation of the name of the corporation, the SCSI company code for the corporation, or the stock exchange code for the corporation. At least one of the vendor name or the vendor OUI fields shall contain valid serial data. #### 7.6.2.15 Extended Module Codes (Address 164) The Extended Module Codes define the electronic or optical interfaces for InfiniBand that are supported by the QSFP+ Module as shown in Table 38. #### #### Table 38 — Extended Module Code Values (Address 164) (Page 00) | Address | Bit | Description of Module Data | |-----------------------------|-----|----------------------------| | Infiniband Compliance codes | | | | 164 | 7-5 | Reserved | | 164 | 4 | Reserved for EDR | | 164 | 3 | Reserved for FDR | | 164 | 2 | QDR | | 164 | 1 | DDR | | 164 | 0 | SDR | ## #### 7.6.2.16 Vendor OUI (Address 165-167) The vendor organizationally unique identifier field (vendor OUI) is a 3-byte field that contains the IEEE Company Identifier for the vendor. A value of all zero in the 3-byte field indicates that the Vendor OUI is unspecified. # #### 7.6.2.17 Vendor PN (Address 168-183) The vendor part number (vendor PN) is a 16-byte field that contains ASCII characters, left aligned and padded on the right with ASCII spaces (20h), defining the vendor part number or product name. A value of all zero in the 16-byte field indicates that the vendor PN is unspecified. 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 #### 7.6.2.18 Vendor Rev (Address 184-185) The vendor revision number (vendor rev) is a 2-byte field that contains ASCII characters, left aligned and padded on the right with ASCII spaces (20h), defining the vendor's product revision number. A value of all zero in the field indicates that the vendor Rev is unspecified. #### 7.6.2.19 Wavelength (Address 186-187) Nominal transmitter output wavelength at room temperature. 16 bit hex value with byte 186 as high order byte and byte 187 as low order byte. The laser wavelength is equal to the 16 bit integer value divided by 20 in nm (units of 0.05nm). This resolution should be adequate to cover all relevant wavelengths yet provide enough resolution for all expected DWDM applications. For accurate representation of controlled wavelength applications, this value should represent the center of the guaranteed wavelength range. If the cable is identified as copper these registers will be used to define the cable attenuation. An indication of 0 dB attenuation refers to the case where the attenuation is not known or is unavailable. Address 186 (00-FFh) is an 8 bit hex value indicating the copper cable attenuation at $2.5 \, \mathrm{GHz}$ in units of 1 dB Address 187 (00-FFh) is an 8 bit hex value indicating the copper cable attenuation at $5.0\,\mathrm{GHz}$ in units of 1 dB. #### 7.6.2.20 Wavelength Tolerance (Address 188-189) The guaranteed +/- range of transmitter output wavelength under all normal operating conditions. For direct attach cable assemblies the value is zero. 16 bit value with byte 188 as high order byte and byte 189 as low order byte. The laser wavelength is equal to the 16 bit integer value divided by 200 in nm (units of 0.005nm). Thus, the following two examples: #### Example 1: 10GBASE-LR Wavelength Range = 1260 to 1355 nm Nominal Wavelength in bytes 186 - 187 = 1307.5 nm. Represented as INT(1307.5 nm \* 20) = 26150 = 6626h Wavelength Tolerance in bytes 188 - 189 = 47.5nm. Represented as INT(47.5 nm \* 200) = 9500 = 251Ch 34 Example 2: ITU-T Grid Wavelength = 1534.25 nm (195.4 THz) with 0.236 nm (30 GHz) Tolerance Nominal Wavelength in bytes 186 - 187 = 1534.25 nm. Represented as INT(1534.25nm \* 20) = 30685 = 77DDh Wavelength Tolerance in bytes 188 - 189 = 0.236 nm. Represented as INT(0.236 nm \* 200) = 47 = 002Fh #### 7.6.2.21 Max Case Temp (Address 190) Allows specification of a maximum case temperature other than the standard 70C. Maximum case temperature is an 8-bit value in Degrees C. Valueof 00h implies the standard 70C rating. #### 7.6.2.22 CC BASE (Address 191) The check code is a one byte code that can be used to verify that the first 63 bytes of serial information in the QSFP+ Module is valid. The check code shall be the low order 8 bits of the sum of the contents of all the bytes from byte 128 to byte 190, inclusive. #### 7.6.2.23 Options (Address 192-195) 52 The bits in the option field shall specify the options implemented in the QSFP+ Module as described in Table 39. Table 39 — Option Values (Address 192-195) (Page 00) 1 | • | | Address 192-195) (Page 00) | Times (Decei | 0 | |---------|-----|------------------------------|----------------|---------| | Address | Bit | Description of option | Linear/Passive | Optical | | | | | Active Copper | Module | | | | | Active Optical | | | 192 | 7-0 | Reserved | | | | 193 | 7-1 | Reserved | | | | 193 | 0 | RX output amplitude | R | R | | | | programming, coded 1 if | | | | | | implemented, else 0. | | | | 194 | 7-4 | Reserved | | | | 194 | 3 | Rx Squelch Disable | R | R | | | | implemented, coded 1 if | | | | | | implemented, else 0. | | | | 194 | 2 | Rx Output Disable capable: | R | R | | 131 | _ | coded 1 if implemented, else | 11 | 1 | | | | 0. | | | | 194 | 1 | Tx Squelch Disable | R | R | | 194 | 1 | <u> </u> | Γ. | | | | | implemented: coded 1 if | | | | | | implemented, else 0. | | | | 194 | 0 | Tx Squelch implemented: | R | R | | | | coded 1 if implemented, else | | | | | | 0. | | | | 195 | 7 | Memory page 02 provided: | R | R | | | | coded 1 if implemented, else | | | | | | 0. | | | | 195 | 6 | Memory page 01 provided: | R | R | | | | coded 1 if implemented, else | | | | | | 0. | | | | 195 | 5 | RATE SELECT is implemented. | R | R | | | | If the bit is set to 1 then | | | | | | active control of the select | | | | | | bits in the upper memory | | | | | | table is required to change | | | | | | rates. If the bit is set to | | | | | | 0, no control of the rate | | | | | | | | | | | | select bits in the upper | | | | | | memory table is required. In | | | | | | all cases, compliance with | | | | | | multiple rate standards | | | | | | should be determined by | | | | | | Module Codes in Bytes 132, | | | | | | 133, 134 and 135 of Page | | | | | | 00h. | | | | 195 | 4 | Tx_DISABLE is implemented | R | R | | | | and disables the serial | | | | | | output. | | | | 195 | 3 | Tx FAULT signal implemented, | R | R | | | | coded 1 if implemented, else | | | | | | 0 | | | | 195 | 2 | Tx Squelch implemented to | R | R | | | - | reduce OMA coded 0, | | | | | | implemented to reduce Pave | | | | | | _ | | | | 105 | 1 | coded 1. | D | l D | | 195 | 1 | Tx Loss of Signal | R | R | | | | implemented, coded 1 if | | | | 105 | | implemented, else 0 | | | | 195 | 0 | Reserved | | | #### 7.6.2.24 Vendor SN (Address 196-211) The vendor serial number (vendor SN) is a 16-character field that contains ASCII characters, left aligned and padded on the right with ASCII spaces (20h), defining the vendor's serial number for the QSFP+ Module. A value of all zero in the 16-byte field indicates that the vendor SN is unspecified. #### 7.6.2.25 Date Code (Address 212-219) The date code is an 8-byte field that contains the vendor's date code in ASCII characters. The date code is mandatory. The date code shall be in the format specified by Table 40. **Table 40 — Date Codes (Address 212-219) (Page 00)** | | 1) ( 1.51 1.7 | | | |---------|-----------------------------------------------------|----------------------------------------------------|-------------------| | Address | Description of field | Linear/Passive<br>Active Copper,<br>Active Optical | Optical<br>Module | | 212-213 | ASCII code, two low order digits of year. (00=2000) | R | R | | 214-215 | ASCII code digits of month(01=Jan through 12=Dec | R | R | | 216-217 | ASCII code day of month (01-31) | R | R | | 218-219 | ASCII code, vendor specific | lot code, may be | blank | #### 7.6.2.26 Diagnostic Monitoring Type (Address 220) "Diagnostic Monitoring Type" is a 1-byte field with 8 single bit indicators describing how diagnostic monitoring is implemented in the particular QSFP+ Module. Bit indicators are shown in Table 41. Digital Diagnostic Monitors monitor received power, bias current, supply voltage and temperature. Additionally, alarm and warning thresholds must be written as specified in this document. Auxiliary monitoring fields are optional extensions to Digital Diagnostics. All digital monitoring values must be internally calibrated and reported in the units defined in this document. Bit 3 indicates whether the received power measurement represents average input optical power or OMA. If the bit is set, average power is monitored. If not, OMA is monitored. Table 41 — Diagnostic Monitoring Type (Address 220) (Page 00) | Address | Bits | Description | |---------|------|-----------------------------------| | 220 | 7-4 | Reserved | | | | • | | 220 | 3 | Received power measurements type. | | | | 0=OMA 1=Average Power | | 220 | 2 | Reserved | | 220 | 1-0 | Reserved | #### 7.6.2.27 Enhanced Options (Address 221) The format of the Enhanced Options byte are shown in Table 42. The use of the Enhanced Options field is defined in Subclause 7.6.1.7. The state where the Rate Select declaration bits both have a value of 1 is reserved and should not be used. 9 10 11 12 13 14 15 16 17 ## Table 42 — Enhanced Options (byte 221)) (Page 00) | Address | Bit | Description | Linear/ Passive Active Copper Active Optical | Optical<br>Module | |---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------------------| | 221 | 7-4 | Reserved | | | | 221 | 3 | Rate Selection Declaration: When this Declaration bit is 0 the module does not support rate selection. When this Declaration bit is 1, rate selection is implemented using extended rate selection. See 6.6.1.7.2 | R | R | | 221 | 2 | Application select table declaration. When this declaration bit is 1, the module supports rate selection using application select table mechanism. When this declaration bit is 0, the module does not support application select and page 01 does not exist | R | R | | 221 | 1-0 | Reserved | • | | #### 7.6.2.28 CC\_EXT (Address 223) The check code is a one-byte code that can be used to verify that the first 31 bytes of extended serial information in the QSFP+ Module is valid. The check code shall be the low order 8 bits of the sum of the contents of all the bytes from byte 192 to byte 222, inclusive. #### 7.6.2.29 Vendor Specific (Address 224-255) This area may contain vendor specific information, which can be read from the QSFP+ Module. The data is read only. Bytes 224-255 of Page 00h may be used for Vendor Specific ID 18 functions. SFF-8436 Rev 3.6 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 #### 7.6.3 Upper Memory Map Page 01h The format of Page 01h is defined in Table 43. Table 43 — Application Select Table (Page 01) | Address | Bit | Name of | Description | | | | | |----------|-------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | Range | Field | | | | | | | 128 | 7-0 | CC_APPS | Check code for the AST: the check code shall be the low order bits of the sum of the contents of all the | | | | | | | | _ | bytes from byte 129 to byte 255, inclusive. | | | | | | 129 | 7-6 | Reserved | | | | | | | 129 | 5-0 | AST Table<br>Length, TL | A 6 bit binary number. TL, specifies how many | | | | | | | | Length, II | application table entries are defined in bytes 130-255 addresses. TL is valid between 0 (1 entry) and 62 (for a total of 63 entries) | | | | | | 130,131 | 7- | Application | Definition of first application supported (See Table | | | | | | | 0,7-0 | Code 0 | 44) | | | | | | | | Other Table | | | | | | | | | Entries | | | | | | | 130+2*TL | 7-0, | Application | Definition of last application supported (See Table | | | | | | 131+2*TL | 7-0 | code TL | 44) | | | | | Table 44 — Application Code Structure | | Low Order Byte | | | | | | | | | High | orde | r Byte | | | | | |---|-------------------|---|---|---|---|---|---|---|---|------|-------|--------|---|---|---|---| | 7 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | F | Reserved Category | | | | | | | | | Va: | riant | | | | | | #### 7.6.4 User Writable and Vendor Specific Memory Page 02 is optionally provided as user writable EEPROM. The host system may read or write this memory for any purpose. If bit 4 of Page 00 byte 129 is set, however, the first 10 bytes of Table 02h, bytes128-137 will be used to store the CLEI code for the module. ### 7.6.5 Upper Memory Page 03h The upper memory map page 03h contains module thresholds, channel thresholds and masks, and optional channel controls. These are shown in Table 45 and described in detail in Subclause 7.6.1, Subclause 7.6.1.6 and Subclause 7.6.1.4. Table 45 — Upper Memory Map Page 03h | Address | Description | Type | |---------------------------------------------|---------------------------------------------|------------| | 128-175 | Module Thresholds (48 Bytes) | Read-Only | | 176-223 | Channel Thresholds (48 Bytes) | Read-Only | | 224-225 | Reserved (2 Bytes) | Read-Only | | 226-239 | Vendor Specific Channel Controls (14 Bytes) | Read/Write | | 240-241 Optional Channel Controls (2 bytes) | | Read/Write | | 242-253 | Channel Monitor Masks (12 Bytes) | Read/Write | | 254-255 Reserved (2 bytes) | | Read/Write | SFF-8436 Rev 3.6 #### 7.6.5.1 Module and Channel Thresholds These values are stored in read-only memory in bytes 128-223 of the upper memory page 03h as shown in Table 46. Each monitor value has a corresponding high alarm, low alarm, high warning and low warning threshold. For each monitor that is implemented, High and Low Alarms Thresholds are required and are indicated by a C (Conditional) where the monitor is optional or indicated by an R where the monitor is required. Warning thresholds, High and Low are optional. These factory-preset values allow the user to determine when a particular value is outside of "normal" limits as determined by the Module manufacturer. It is assumed that these values will vary with different technologies and different implementations. The values reported in the Alarm and Warning Thresholds area may be typical values at some chosen nominal operating conditions and may be temperature compensated or otherwise adjusted when setting warning and/or alarm flags. Any threshold compensation or adjustment is vendor specific and optional. Refer to the vendor's data sheet for use of alarm and warning thresholds. Table 46 — Module and Channel Thresholds (Page 03) | Address | # Bytes | Name | Description | Passive | Optical | |---------|---------|-------------------------------------------------|--------------------|---------|---------| | | | | _ | Copper | Module | | | | | | Active | | | | | | | Copper | | | | | | | Active | | | | | | | Optical | | | 128-129 | 2 | Temp High Alarm | MSB at low address | С | R | | 130-131 | 2 | Temp Low Alarm | MSB at low address | С | С | | 132-133 | 2 | Temp High Warning | MSB at low address | 0 | 0 | | 134-135 | 2 | Temp Low Warning | MSB at low address | 0 | 0 | | 136-143 | 8 | Reserved | | | | | 144-145 | 2 | Vcc High Alarm | MSB at low address | С | С | | 146-147 | 2 | Vcc Low Alarm | MSB at low address | С | С | | 148-149 | 2 | Vcc High Warning | MSB at low address | 0 | 0 | | 150-151 | 2 | Vcc Low Warning | MSB at low address | 0 | 0 | | 152-159 | 8 | Reserved | | | | | 160-175 | 16 | Vendor Specific | | | | | 176-177 | 2 | RX Power High Alarm | MSB at low address | С | С | | 178-179 | 2 | RX Power Low Alarm | MSB at low address | С | С | | 180-181 | 2 | RX Power High Warning | MSB at low address | 0 | 0 | | 182-183 | 2 | RX Power Low Warning | MSB at low address | 0 | 0 | | 184-185 | 2 | Tx Bias High Alarm | MSB at low address | С | С | | 186-187 | 2 | Tx Bias Low Alarm | MSB at low address | С | С | | 188-189 | 2 | Tx Bias High Warning | MSB at low address | 0 | 0 | | 190-191 | 2 | Tx Bias Low Warning | MSB at low address | 0 | 0 | | 192-199 | 8 | Reserved thresholds for channel parameter set 3 | | | | | 200-207 | 8 | Reserved thresholds for channel parameter set 4 | | | | | 208-223 | 16 | Vendor Specific | | | | #### 7.6.5.2 Optional Channel Controls Upper Memory Page Control Bits are defined in Table 47. Table 47 — Vendor Specific and Optional Channel Controls (Page 03) | Address | Bit | Name | Description | Passive | Optical | | |---------|-----|----------------------|------------------------------|---------|---------|--| | | | | | Copper | Module | | | | | | | Active | | | | | | | | Copper | | | | | | | | Active | | | | | | | | Optical | | | | 226-237 | | Vendor Specific | | | | | | 238 | 7-4 | RX1 output amplitude | Output amplitude levels with | 0 | 0 | | | | | | no equalization enabled | | | | | | 3-0 | RX2 output amplitude | Output amplitude levels with | 0 | 0 | | | | | | no equalization enabled | | | | | 239 | 7-4 | RX3 output amplitude | Output amplitude levels with | 0 | 0 | | | | | | no equalization enabled | | | | | | 3-0 | RX4 output amplitude | Output amplitude levels with | 0 | 0 | | | | | | no equalization enabled | | | | | 240 | 7 | Rx4 SQ Disable | Rx Squelch Disable Channel 4 | 0 | 0 | | | | 6 | Rx3 SQ Disable | Rx Squelch Disable Channel 3 | 0 | 0 | | | | 5 | Rx2 SQ Disable | Rx Squelch Disable Channel 2 | 0 | 0 | | | | 4 | Rx1 SQ Disable | Rx Squelch Disable Channel 1 | 0 | 0 | | | | 3 | Tx4 SQ Disable | Tx Squelch Disable Channel 4 | 0 | 0 | | | | 2 | Tx3 SQ Disable | Tx Squelch Disable Channel 3 | 0 | 0 | | | | 1 | Tx2 SQ Disable | Tx Squelch Disable Channel 2 | 0 | 0 | | | | 0 | Tx1 SQ Disable | Tx Squelch Disable Channel 1 | 0 | 0 | | | 241 | 7 | Rx4 Output Disable | Rx Output Disable channel 4 | 0 | 0 | | | | 6 | Rx3 Output Disable | Rx Output Disable channel 3 | 0 | 0 | | | | 5 | Rx2 Output Disable | Rx Output Disable channel 2 | 0 | 0 | | | | 4 | Rx1 Output Disable | Rx Output Disable channel 1 | 0 | 0 | | | | 3 | Reserved | | | | | | | 2 | Reserved | | | | | | | 1 | Reserved | | | | | | | 0 | Reserved | | | | | ## Table 48 --- Output amplitude control (address 238-239) (Page 03) | Code | Receiver Output Amplitude No Output Equalization | | |------|--------------------------------------------------|-----------| | | Nominal | Units | | 1xxx | Reserved | | | 0111 | Reserved | | | 0110 | Reserved | | | 0101 | Reserved | | | 0100 | Reserved | | | 0011 | 600-1200 | mV(pk-pk) | | 0010 | 400-800 | mV(pk-pk) | | 0001 | 300-600 | mV(pk-pk) | | 0000 | 200-400 | mV(pk-pk) | Squelch disable and output control functionality are optional; if implemented, squelch disable and output disable are controlled for each channel using bytes 240 and 241 of page 03h. Squelch is normally operational as described in Subclause 4.1.3, High Speed Electrical Specification. Writing a "1" in the Squelch Disable register (byte 240, page 03h) disables the squelch for the associated channel. Writing a "1" in the Output Disable register (byte 241, page 03h) squelches the output of the associated channel. When a "1" is written in both registers for a channel, the associated output is disabled. The registers read all "0"s upon power-up. #### 7.6.5.3 Channel Monitor Masks The Masking Bits for the Channel Monitor Functions are defined in Table 49. A mask bit is required whenever a monitor and associated flag is implemented. Table 49 — Channel Monitor Masks (Page 03) | 49 — Cha | <u>annei</u> | Monitor Masks (Page 03) | | |----------|--------------|--------------------------|-------------------------------------------------| | Address | Bit | Name | Description | | 242 | 7 | M-Rx1 Power High Alarm | Masking Bit for high RX Power alarm channel 1 | | | 6 | M-Rx1 Power Low Alarm | Masking Bit for low RX Power alarm channel 1 | | | 5 | M-Rx1 Power High Warning | Masking Bit for high RX Power warning channel 1 | | | 4 | M-Rx1 Power Low Warning | Masking Bit for low RX Power warning channel 1 | | | 3 | M-Rx2 Power High Alarm | Masking Bit for high RX Power alarm channel 2 | | | 2 | M-Rx2 Power Low Alarm | Masking Bit for low RX Power alarm channel 2 | | | 1 | M-Rx2 Power High Warning | Masking Bit for high RX Power warning channel 2 | | | 0 | M-Rx2 Power Low Warning | Masking Bit for low RX Power warning channel 2 | | 243 | 7 | M-Rx3 Power High Alarm | Masking Bit for high RX Power alarm channel 3 | | | 6 | M-Rx3 Power Low Alarm | Masking Bit for low RX Power alarm channel 3 | | | 5 | M-Rx3 Power High Warning | Masking Bit for high RX Power warning channel 3 | | | 4 | M-Rx3 Power Low Warning | Masking Bit for low RX Power warning channel 3 | | | 3 | M-Rx4 Power High Alarm | Masking Bit for high RX Power alarm channel 4 | | | 2 | M-Rx4 Power Low Alarm | Masking Bit for low RX Power alarm channel 4 | | | 1 | M-Rx4 Power High Warning | Masking Bit for high RX Power warning channel 4 | | | 0 | M-Rx4 Power Low Warning | Masking Bit for low RX Power warning channel 4 | | 244 | 7 | M-Tx1 Bias High Alarm | Masking Bit for high TX Bias alarm channel 1 | | | 6 | M-Tx1 Bias Low Alarm | Masking Bit for low TX Bias alarm channel 1 | | | 5 | M-Tx1 Bias High Warning | Masking Bit for high TX Bias warning channel 1 | | | 4 | M-Tx1 Bias Low Warning | Masking Bit for low TX Bias warning channel 1 | | | 3 | M-Tx2 Bias High Alarm | Masking Bit for high TX Bias alarm channel 2 | | | 2 | M-Tx2 Bias Low Alarm | Masking Bit for low TX Bias alarm channel 2 | | | 1 | M-Tx2 Bias High Warning | Masking Bit for high TX Bias warning channel 2 | | | 0 | M-Tx2 Bias Low Warning | Masking Bit for low TX Bias warning channel 2 | | 245 | 7 | M-Tx3 Bias High Alarm | Masking Bit for high TX Bias alarm channel 3 | | | 6 | M-Tx3 Bias Low Alarm | Masking Bit for low TX Bias alarm channel 3 | | | 5 | M-Tx3 Bias High Warning | Masking Bit for high TX Bias warning channel 3 | | | 4 | M-Tx3 Bias Low Warning | Masking Bit for low TX Bias warning channel 3 | | | 3 | M-Tx4 Bias High Alarm | Masking Bit for high TX Bias alarm channel 4 | | | 2 | M-Tx4 Bias Low Alarm | Masking Bit for low TX Bias alarm channel 4 | | | 1 | M-Tx4 Bias High Warning | Masking Bit for high TX Bias warning channel 4 | | | 0 | M-Tx4 Bias Low Warning | Masking Bit for low TX Bias warning channel 4 | | 246-247 | All | | | | 248-249 | All | | | | 250-253 | All | | |